|
|
|
|
|
[NOTE ] coreboot-25.03-201-g8b52519ed259 Wed Apr 16 00:14:09 UTC 2025 x86_32 bootblock starting (log level: 8)...
|
|
[INFO ] Timestamp - end of bootblock: 258145892
|
|
[INFO ] Timestamp - start of romstage: 272620133
|
|
[DEBUG] SMBus controller enabled
|
|
[INFO ] Detected system type: desktop
|
|
[DEBUG] Setting up static northbridge registers... done
|
|
[DEBUG] Initializing Graphics...
|
|
[SPEW ] CBFS DEBUG: _cbfs_alloc(name='cmos_layout.bin', alloc=0x00000000(0x00000000), force_ro=true, type=-1)
|
|
[DEBUG] FMAP: Found "FLASH" version 1.1 at 0x30000.
|
|
[DEBUG] FMAP: base = 0x0 size = 0x800000 #areas = 4
|
|
[DEBUG] FMAP: area COREBOOT found @ 30200 (8191488 bytes)
|
|
[SPEW ] CBFS DEBUG: Looking for next file @0x0...
|
|
[SPEW ] CBFS DEBUG: Found CBFS header @0x0 (type 2, attr +0x0, data +0x2c, length 0x20)
|
|
[SPEW ] CBFS DEBUG: File name: 'cbfs_master_header'
|
|
[SPEW ] CBFS DEBUG: Looking for next file @0x4c...
|
|
[SPEW ] CBFS DEBUG: Found CBFS header @0x80 (type 83, attr +0x0, data +0x30, length 0x6800)
|
|
[SPEW ] CBFS DEBUG: File name: 'cpu_microcode_blob.bin'
|
|
[SPEW ] CBFS DEBUG: Looking for next file @0x68b0...
|
|
[SPEW ] CBFS DEBUG: Found CBFS header @0x68c0 (type 17, attr +0x2c, data +0x54, length 0x1fd8f)
|
|
[SPEW ] CBFS DEBUG: File name: 'fallback/ramstage'
|
|
[SPEW ] CBFS DEBUG: Looking for next file @0x266a3...
|
|
[SPEW ] CBFS DEBUG: Found CBFS header @0x266c0 (type 80, attr +0x0, data +0x30, length 0x7200)
|
|
[SPEW ] CBFS DEBUG: File name: 'vgaroms/seavgabios.bin'
|
|
[SPEW ] CBFS DEBUG: Looking for next file @0x2d8f0...
|
|
[SPEW ] CBFS DEBUG: Found CBFS header @0x2d900 (type 80, attr +0x20, data +0x30, length 0xe6a)
|
|
[SPEW ] CBFS DEBUG: File name: 'config'
|
|
[SPEW ] CBFS DEBUG: Looking for next file @0x2e79a...
|
|
[SPEW ] CBFS DEBUG: Found CBFS header @0x2e7c0 (type 80, attr +0x0, data +0x24, length 0x2d1)
|
|
[SPEW ] CBFS DEBUG: File name: 'revision'
|
|
[SPEW ] CBFS DEBUG: Looking for next file @0x2eab5...
|
|
[SPEW ] CBFS DEBUG: Found CBFS header @0x2eac0 (type 80, attr +0x0, data +0x24, length 0x60)
|
|
[SPEW ] CBFS DEBUG: File name: 'build_info'
|
|
[SPEW ] CBFS DEBUG: Looking for next file @0x2eb44...
|
|
[SPEW ] CBFS DEBUG: Found CBFS header @0x2eb80 (type 80, attr +0x0, data +0x2c, length 0x2332)
|
|
[SPEW ] CBFS DEBUG: File name: 'fallback/dsdt.aml'
|
|
[SPEW ] CBFS DEBUG: Looking for next file @0x30ede...
|
|
[SPEW ] CBFS DEBUG: Found CBFS header @0x30f00 (type 80, attr +0x20, data +0x30, length 0x4e1)
|
|
[SPEW ] CBFS DEBUG: File name: 'vbt.bin'
|
|
[SPEW ] CBFS DEBUG: Looking for next file @0x31411...
|
|
[SPEW ] CBFS DEBUG: Found CBFS header @0x31440 (type 170, attr +0x0, data +0x28, length 0x100)
|
|
[SPEW ] CBFS DEBUG: File name: 'cmos.default'
|
|
[SPEW ] CBFS DEBUG: Looking for next file @0x31568...
|
|
[SPEW ] CBFS DEBUG: Found CBFS header @0x31580 (type 426, attr +0x0, data +0x28, length 0x5ac)
|
|
[SPEW ] CBFS DEBUG: File name: 'cmos_layout.bin'
|
|
[SPEW ] CBFS DEBUG: Looking for next file @0x31b54...
|
|
[SPEW ] CBFS DEBUG: Found CBFS header @0x31b80 (type 17, attr +0x2c, data +0x44, length 0x81a8)
|
|
[SPEW ] CBFS DEBUG: File name: 'fallback/postcar'
|
|
[SPEW ] CBFS DEBUG: Looking for next file @0x39d6c...
|
|
[SPEW ] CBFS DEBUG: Found CBFS header @0x39d80 (type 32, attr +0x0, data +0x28, length 0xa9f0)
|
|
[SPEW ] CBFS DEBUG: File name: 'img/coreinfo'
|
|
[SPEW ] CBFS DEBUG: Looking for next file @0x44798...
|
|
[SPEW ] CBFS DEBUG: Found CBFS header @0x447c0 (type 32, attr +0x0, data +0x28, length 0xc6eb)
|
|
[SPEW ] CBFS DEBUG: File name: 'img/nvramcui'
|
|
[SPEW ] CBFS DEBUG: Looking for next file @0x50ed3...
|
|
[SPEW ] CBFS DEBUG: Found CBFS header @0x50f00 (type 32, attr +0x0, data +0x2c, length 0x11c61)
|
|
[SPEW ] CBFS DEBUG: File name: 'fallback/payload'
|
|
[SPEW ] CBFS DEBUG: Looking for next file @0x62b8d...
|
|
[SPEW ] CBFS DEBUG: Found CBFS header @0x62bc0 (type 80, attr +0x0, data +0x28, length 0x6ae)
|
|
[SPEW ] CBFS DEBUG: File name: 'payload_config'
|
|
[SPEW ] CBFS DEBUG: Looking for next file @0x63296...
|
|
[SPEW ] CBFS DEBUG: Found CBFS header @0x632c0 (type 80, attr +0x0, data +0x2c, length 0xee)
|
|
[SPEW ] CBFS DEBUG: File name: 'payload_revision'
|
|
[SPEW ] CBFS DEBUG: Looking for next file @0x633da...
|
|
[SPEW ] CBFS DEBUG: Found CBFS header @0x63400 (type 80, attr +0x0, data +0x28, length 0x6e2)
|
|
[SPEW ] CBFS DEBUG: File name: 'etc/grub.cfg'
|
|
[SPEW ] CBFS DEBUG: Looking for next file @0x63b0a...
|
|
[SPEW ] CBFS DEBUG: Found CBFS header @0x63b40 (type 32, attr +0x0, data +0x24, length 0x80c95)
|
|
[SPEW ] CBFS DEBUG: File name: 'img/grub2'
|
|
[SPEW ] CBFS DEBUG: Looking for next file @0xe47f9...
|
|
[SPEW ] CBFS DEBUG: Found CBFS header @0xe4800 (type 80, attr +0x0, data +0x28, length 0x8)
|
|
[SPEW ] CBFS DEBUG: File name: 'etc/sercon-port'
|
|
[SPEW ] CBFS DEBUG: Looking for next file @0xe4830...
|
|
[SPEW ] CBFS DEBUG: Found CBFS header @0xe4840 (type -1, attr +0x0, data +0x1c, length 0x6d1564)
|
|
[SPEW ] CBFS DEBUG: Looking for next file @0x7b5dc0...
|
|
[SPEW ] CBFS DEBUG: Found CBFS header @0x7b5dc0 (type 1, attr +0x0, data +0x40, length 0x1a000)
|
|
[SPEW ] CBFS DEBUG: File name: 'bootblock'
|
|
[SPEW ] CBFS DEBUG: Looking for next file @0x7cfe00...
|
|
[SPEW ] CBFS DEBUG: End of CBFS reached
|
|
[INFO ] CBFS: mcache @0xfeff0e00 built for 21 files, used 0x3d0 of 0x4000 bytes
|
|
[INFO ] CBFS: Found 'cmos_layout.bin' @0x31580 size 0x5ac in mcache @0xfeff0fdc
|
|
[DEBUG] Back from systemagent_early_init()
|
|
[INFO ] POST: 0x38
|
|
[INFO ] POST: 0x39
|
|
[INFO ] POST: 0x3a
|
|
[INFO ] Timestamp - before RAM initialization: 1760269767
|
|
[INFO ] Intel ME early init
|
|
[INFO ] Intel ME firmware is ready
|
|
[DEBUG] ME: Requested 0MB UMA
|
|
[DEBUG] Starting native Platform init
|
|
[DEBUG] DMI: Running at X4 @ 5000MT/s
|
|
[DEBUG] FMAP: area RW_MRC_CACHE found @ 20000 (65536 bytes)
|
|
[DEBUG] Trying stored timings.
|
|
[DEBUG] Starting Ivy Bridge RAM training (fast boot).
|
|
[DEBUG] 100MHz reference clock support: yes
|
|
[DEBUG] PLL_REF100_CFG value: 0x2
|
|
[DEBUG] Trying CAS 11, tCK 320.
|
|
[DEBUG] Found compatible clock, CAS pair.
|
|
[DEBUG] Selected DRAM frequency: 800 MHz
|
|
[DEBUG] Selected CAS latency : 11T
|
|
[DEBUG] MPLL busy... done in 10 us
|
|
[DEBUG] MPLL frequency is set at : 800 MHz
|
|
[DEBUG] XOVER CLK [c14] = c000000
|
|
[DEBUG] XOVER CMD [320c] = 4004000
|
|
[DEBUG] XOVER CLK [d14] = c000000
|
|
[DEBUG] XOVER CMD [330c] = 4004000
|
|
[DEBUG] DBP [4000] = 1c8bbb
|
|
[DEBUG] RAP [4004] = cc186465
|
|
[DEBUG] OTHP [400c] = 58b4
|
|
[DEBUG] OTHP [400c] = 58b4
|
|
[DEBUG] REFI [4298] = 6cd01860
|
|
[DEBUG] SRFTP [42a4] = 41f88200
|
|
[DEBUG] DBP [4400] = 1c8bbb
|
|
[DEBUG] RAP [4404] = cc186465
|
|
[DEBUG] OTHP [440c] = 58b4
|
|
[DEBUG] OTHP [440c] = 58b4
|
|
[DEBUG] REFI [4698] = 6cd01860
|
|
[DEBUG] SRFTP [46a4] = 41f88200
|
|
[DEBUG] Done dimm mapping
|
|
[DEBUG] Update PCI-E configuration space:
|
|
[DEBUG] PCI(0, 0, 0)[a0] = 0
|
|
[DEBUG] PCI(0, 0, 0)[a4] = 4
|
|
[DEBUG] PCI(0, 0, 0)[bc] = 84a00000
|
|
[DEBUG] PCI(0, 0, 0)[a8] = 7b600000
|
|
[DEBUG] PCI(0, 0, 0)[ac] = 4
|
|
[DEBUG] PCI(0, 0, 0)[b8] = 80000000
|
|
[DEBUG] PCI(0, 0, 0)[b0] = 80a00000
|
|
[DEBUG] PCI(0, 0, 0)[b4] = 80800000
|
|
[DEBUG] Done memory map
|
|
[DEBUG] RCOMP...done
|
|
[DEBUG] COMP2 done
|
|
[DEBUG] COMP1 done
|
|
[DEBUG] FORCE RCOMP and wait 20us...done
|
|
[DEBUG] Done io registers
|
|
[DEBUG] CPE
|
|
[DEBUG] CP5b
|
|
[DEBUG] CP5c
|
|
[DEBUG] OTHP [400c] = 58b4
|
|
[DEBUG] OTHP [440c] = 58b4
|
|
[DEBUG] t123: 1767, 6000, 6120
|
|
[NOTE ] ME: Wrong mode : 2
|
|
[NOTE ] ME: FWS2: 0x160a0140
|
|
[NOTE ] ME: Bist in progress: 0x0
|
|
[NOTE ] ME: ICC Status : 0x0
|
|
[NOTE ] ME: Invoke MEBx : 0x0
|
|
[NOTE ] ME: CPU replaced : 0x0
|
|
[NOTE ] ME: MBP ready : 0x0
|
|
[NOTE ] ME: MFS failure : 0x1
|
|
[NOTE ] ME: Warm reset req : 0x0
|
|
[NOTE ] ME: CPU repl valid : 0x1
|
|
[NOTE ] ME: (Reserved) : 0x0
|
|
[NOTE ] ME: FW update req : 0x0
|
|
[NOTE ] ME: (Reserved) : 0x0
|
|
[NOTE ] ME: Current state : 0xa
|
|
[NOTE ] ME: Current PM event: 0x6
|
|
[NOTE ] ME: Progress code : 0x1
|
|
[NOTE ] PASSED! Tell ME that DRAM is ready
|
|
[NOTE ] ME: ME is reporting as disabled, so not waiting for a response.
|
|
[NOTE ] ME: FWS2: 0x160a0140
|
|
[NOTE ] ME: Bist in progress: 0x0
|
|
[NOTE ] ME: ICC Status : 0x0
|
|
[NOTE ] ME: Invoke MEBx : 0x0
|
|
[NOTE ] ME: CPU replaced : 0x0
|
|
[NOTE ] ME: MBP ready : 0x0
|
|
[NOTE ] ME: MFS failure : 0x1
|
|
[NOTE ] ME: Warm reset req : 0x0
|
|
[NOTE ] ME: CPU repl valid : 0x1
|
|
[NOTE ] ME: (Reserved) : 0x0
|
|
[NOTE ] ME: FW update req : 0x0
|
|
[NOTE ] ME: (Reserved) : 0x0
|
|
[NOTE ] ME: Current state : 0xa
|
|
[NOTE ] ME: Current PM event: 0x6
|
|
[NOTE ] ME: Progress code : 0x1
|
|
[NOTE ] ME: Requested BIOS Action: No DID Ack received
|
|
[DEBUG] ME: FW Partition Table : OK
|
|
[DEBUG] ME: Bringup Loader Failure : NO
|
|
[DEBUG] ME: Firmware Init Complete : NO
|
|
[DEBUG] ME: Manufacturing Mode : YES
|
|
[DEBUG] ME: Boot Options Present : NO
|
|
[DEBUG] ME: Update In Progress : NO
|
|
[DEBUG] ME: Current Working State : Initializing
|
|
[DEBUG] ME: Current Operation State : Bring up
|
|
[DEBUG] ME: Current Operation Mode : Debug or Disabled by AltDisableBit
|
|
[DEBUG] ME: Error Code : No Error
|
|
[DEBUG] ME: Progress Phase : BUP Phase
|
|
[DEBUG] ME: Power Management Event : Pseudo-global reset
|
|
[DEBUG] ME: Progress Phase State : Check to see if straps say ME DISABLED
|
|
[DEBUG] memcfg DDR3 ref clock 133 MHz
|
|
[DEBUG] memcfg DDR3 clock 1596 MHz
|
|
[DEBUG] memcfg channel assignment: A: 0, B 1, C 2
|
|
[DEBUG] memcfg channel[0] config (00630020):
|
|
[DEBUG] ECC inactive
|
|
[DEBUG] enhanced interleave mode on
|
|
[DEBUG] rank interleave on
|
|
[DEBUG] DIMMA 8192 MB width x8 dual rank
|
|
[DEBUG] DIMMB 0 MB width x8 single rank, selected
|
|
[DEBUG] memcfg channel[1] config (00630020):
|
|
[DEBUG] ECC inactive
|
|
[DEBUG] enhanced interleave mode on
|
|
[DEBUG] rank interleave on
|
|
[DEBUG] DIMMA 8192 MB width x8 dual rank
|
|
[DEBUG] DIMMB 0 MB width x8 single rank, selected
|
|
[INFO ] Timestamp - after RAM initialization: 3173080211
|
|
[DEBUG] CBMEM:
|
|
[DEBUG] IMD: root @ 0x7ffff000 254 entries.
|
|
[DEBUG] IMD: root @ 0x7fffec00 62 entries.
|
|
[DEBUG] External stage cache:
|
|
[DEBUG] IMD: root @ 0x803ff000 254 entries.
|
|
[DEBUG] IMD: root @ 0x803fec00 62 entries.
|
|
[DEBUG] CBMEM entry for DIMM info: 0x7ffdb000
|
|
[INFO ] POST: 0x3b
|
|
[INFO ] POST: 0x3c
|
|
[INFO ] POST: 0x3d
|
|
[INFO ] POST: 0x3f
|
|
[DEBUG] SMM Memory Map
|
|
[DEBUG] SMRAM : 0x80000000 0x800000
|
|
[DEBUG] Subregion 0: 0x80000000 0x300000
|
|
[DEBUG] Subregion 1: 0x80300000 0x100000
|
|
[DEBUG] Subregion 2: 0x80400000 0x400000
|
|
[DEBUG] Normal boot
|
|
[SPEW ] CBFS DEBUG: _cbfs_alloc(name='fallback/postcar', alloc=0xfffe77e0(0xfefeff7c), force_ro=false, type=-1)
|
|
[INFO ] CBFS: Found 'fallback/postcar' @0x31b80 size 0x81a8 in mcache @0xfeff1004
|
|
[SPEW ] CBFS DEBUG: Decompressing 33192 bytes from 'fallback/postcar' to 0x7ffccfc0 with algo 0
|
|
[DEBUG] Loading module at 0x7ffcd000 with entry 0x7ffcd031. filesize: 0x77c8 memsize: 0xdb20
|
|
[DEBUG] Processing 616 relocs. Offset value of 0x7dfcd000
|
|
[INFO ] Timestamp - end of romstage: 3534606195
|
|
[DEBUG] BS: bootblock times (exec / console): total (unknown) / 1111 ms
|
|
|
|
|
|
[NOTE ] coreboot-25.03-201-g8b52519ed259 Wed Apr 16 00:14:09 UTC 2025 x86_32 postcar starting (log level: 7)...
|
|
[INFO ] Timestamp - start of postcar: 3608891993
|
|
[INFO ] Timestamp - end of postcar: 3623677600
|
|
[DEBUG] Normal boot
|
|
[INFO ] Timestamp - starting to load ramstage: 3645492219
|
|
[INFO ] CBFS: Found 'fallback/ramstage' @0x68c0 size 0x1fd8f in mcache @0x7ffdc05c
|
|
[INFO ] Timestamp - starting LZMA decompress (ignore for x86): 3685868020
|
|
[INFO ] Timestamp - finished LZMA decompress (ignore for x86): 3830217064
|
|
[DEBUG] Loading module at 0x7fe79000 with entry 0x7fe79000. filesize: 0x43628 memsize: 0x152738
|
|
[DEBUG] Processing 6482 relocs. Offset value of 0x7be79000
|
|
[INFO ] Timestamp - finished loading ramstage: 3895438173
|
|
[DEBUG] BS: postcar times (exec / console): total (unknown) / 73 ms
|
|
|
|
|
|
[NOTE ] coreboot-25.03-201-g8b52519ed259 Wed Apr 16 00:14:09 UTC 2025 x86_32 ramstage starting (log level: 7)...
|
|
[INFO ] POST: 0x39
|
|
[INFO ] Timestamp - start of ramstage: 3973199397
|
|
[INFO ] POST: 0x6f
|
|
[DEBUG] Normal boot
|
|
[INFO ] POST: 0x70
|
|
[DEBUG] BS: BS_PRE_DEVICE run times (exec / console): 0 / 3 ms
|
|
[INFO ] POST: 0x71
|
|
[INFO ] Timestamp - early chipset initialization: 4035876567
|
|
[DEBUG] New PCHSTRP9[PCIEPCS1] = 1
|
|
[INFO ] ME unlocked or inop. Reflashing IFD... erase_size = 0x200
|
|
[DEBUG] HSFS = 0x6000
|
|
[DEBUG] Direct read:
|
|
[DEBUG] 0x7fecb738: ff ff ff ff ff ff ff ff ff ff ff ff ff ff ff ff ................
|
|
[DEBUG] ...
|
|
[DEBUG] SPI read:
|
|
[DEBUG] 0x7fecb738: ff ff ff ff ff ff ff ff ff ff ff ff ff ff ff ff ................
|
|
[DEBUG] ...
|
|
[DEBUG] IFD write: i=256, HSFS[2:0]=1
|
|
[DEBUG] Verify fail:
|
|
[DEBUG] 0x7fecb738: ff ff ff ff ff ff ff ff ff ff ff ff ff ff ff ff ................
|
|
[DEBUG] ...
|
|
[DEBUG] 0xfed1f810: ff ff ff ff ff ff ff ff ff ff ff ff ff ff ff ff ................
|
|
[DEBUG] 0xfed1f820: 5a a5 f0 0f 03 00 04 03 06 02 10 12 20 01 21 00 Z........... .!.
|
|
[DEBUG] 0xfed1f830: 25 00 00 00 ff ff ff ff ff ff ff ff ff ff ff ff %...............
|
|
[DEBUG] 0xfed1f840: 24 00 30 09 00 00 00 00 00 00 00 00 ff ff ff ff $.0.............
|
|
[DEBUG] Verify fail:
|
|
[DEBUG] 0x7fecb778: ff ff ff ff ff ff ff ff ff ff ff ff ff ff ff ff ................
|
|
[DEBUG] ...
|
|
[DEBUG] 0xfed1f810: 00 00 00 00 1b 00 ff 07 03 00 1a 00 01 00 02 00 ................
|
|
[DEBUG] 0xfed1f820: ff 0f 00 00 ff ff ff ff ff ff ff ff ff ff ff ff ................
|
|
[DEBUG] 0xfed1f830: 00 00 ff ff 00 00 ff ff 18 01 08 08 ff ff ff ff ................
|
|
[DEBUG] 0xfed1f840: ff ff ff ff ff ff ff ff ff ff ff ff ff ff ff ff ................
|
|
[DEBUG] Verify fail:
|
|
[DEBUG] 0x7fecb838: ff ff ff ff ff ff ff ff ff ff ff ff ff ff ff ff ................
|
|
[DEBUG] ...
|
|
[DEBUG] 0x7fecb858: ff ff ff ff fd ff ff ff ff ff ff ff ff ff ff ff ................
|
|
[DEBUG] 0x7fecb868: ff ff ff ff ff ff ff ff ff ff ff ff ff ff ff ff ................
|
|
[DEBUG] 0xfed1f810: 82 d7 30 48 0f 01 00 00 00 00 56 00 00 00 00 00 ..0H......V.....
|
|
[DEBUG] 0xfed1f820: 02 e1 c8 00 00 00 00 00 00 00 00 00 00 00 00 00 ................
|
|
[DEBUG] 0xfed1f830: 00 00 00 00 80 4d 00 30 c4 00 01 00 97 00 00 99 .....M.0........
|
|
[DEBUG] 0xfed1f840: 00 00 00 00 00 00 00 00 00 00 00 00 7e 03 00 00 ............~...
|
|
[DEBUG] Verify fail:
|
|
[DEBUG] 0x7fecb878: ff ff ff ff ff ff ff ff ff ff ff ff ff ff ff ff ................
|
|
[DEBUG] ...
|
|
[DEBUG] 0xfed1f810: 00 00 00 00 02 00 00 00 ff ff ff ff ff ff ff ff ................
|
|
[DEBUG] 0xfed1f820: ff ff ff ff ff ff ff ff ff ff ff ff ff ff ff ff ................
|
|
[DEBUG] ...
|
|
[DEBUG] BS: BS_DEV_INIT_CHIPS run times (exec / console): 2 / 237 ms
|
|
[INFO ] POST: 0x72
|
|
[INFO ] Timestamp - device enumeration: 4748919867
|
|
[INFO ] Enumerating buses...
|
|
[DEBUG] Root Device scanning...
|
|
[DEBUG] CPU_CLUSTER: 0 enabled
|
|
[DEBUG] DOMAIN: 00000000 enabled
|
|
[DEBUG] DOMAIN: 00000000 scanning...
|
|
[DEBUG] PCI: pci_scan_bus for segment group 00 bus 00
|
|
[INFO ] POST: 0x24
|
|
[DEBUG] PCI: 00:00:00.0 [8086/0150] enabled
|
|
[DEBUG] PCI: 00:00:01.0 [8086/0151] enabled
|
|
[INFO ] PCI: Static device PCI: 00:00:01.1 not found, disabling it.
|
|
[DEBUG] PCI: 00:00:01.2 [0000/0000] hidden
|
|
[DEBUG] PCI: 00:00:02.0 [8086/0162] enabled
|
|
[DEBUG] PCI: 00:00:04.0 [0000/0000] hidden
|
|
[DEBUG] PCI: 00:00:06.0 [0000/0000] hidden
|
|
[DEBUG] PCI: 00:00:14.0 [8086/1e31] enabled
|
|
[DEBUG] PCI: 00:00:16.0 [8086/1e3a] enabled
|
|
[DEBUG] PCI: 00:00:16.1: Disabling device
|
|
[DEBUG] PCI: 00:00:16.2: Disabling device
|
|
[DEBUG] PCI: 00:00:16.3: Disabling device
|
|
[DEBUG] PCI: 00:00:19.0 [8086/1503] enabled
|
|
[DEBUG] PCI: 00:00:1a.0 [8086/1e2d] enabled
|
|
[DEBUG] PCI: 00:00:1b.0 [8086/1e20] enabled
|
|
[DEBUG] PCI: 00:00:1c.0: Found a downstream device
|
|
[DEBUG] PCI: 00:00:1c.0 [8086/1e10] enabled
|
|
[DEBUG] PCI: 00:00:1c.1: No downstream device
|
|
[DEBUG] PCI: 00:00:1c.1: Disabling device
|
|
[DEBUG] PCI: 00:00:1c.1 [8086/1e12] disabled
|
|
[DEBUG] PCI: 00:00:1c.2: No downstream device
|
|
[DEBUG] PCI: 00:00:1c.2: Disabling device
|
|
[DEBUG] PCI: 00:00:1c.2 [8086/1e14] disabled
|
|
[DEBUG] PCI: 00:00:1c.3: Found a downstream device
|
|
[DEBUG] PCI: 00:00:1c.3 [8086/1e16] enabled
|
|
[DEBUG] PCI: 00:00:1c.4: Found a downstream device
|
|
[DEBUG] PCI: 00:00:1c.4 [8086/1e18] enabled
|
|
[DEBUG] PCI: 00:00:1c.5: No downstream device
|
|
[DEBUG] PCI: 00:00:1c.5: Disabling device
|
|
[DEBUG] PCI: 00:00:1c.5 [8086/1e1a] disabled
|
|
[DEBUG] PCI: 00:00:1c.6: No downstream device
|
|
[DEBUG] PCI: 00:00:1c.6: Disabling device
|
|
[DEBUG] PCI: 00:00:1c.6 [8086/1e1c] disabled
|
|
[DEBUG] PCI: 00:00:1c.7: Found a downstream device
|
|
[DEBUG] PCI: 00:00:1c.7 [8086/1e1e] enabled
|
|
[DEBUG] PCI: 00:00:1d.0 [8086/1e26] enabled
|
|
[DEBUG] PCI: 00:00:1e.0: Disabling device
|
|
[DEBUG] PCI: 00:00:1e.0 [8086/244e] disabled
|
|
[DEBUG] PCI: 00:00:1f.0 [8086/1e44] enabled
|
|
[DEBUG] PCI: 00:00:1f.2 [8086/1e00] enabled
|
|
[DEBUG] PCI: 00:00:1f.3 [8086/1e22] enabled
|
|
[DEBUG] PCI: 00:00:1f.5: Disabling device
|
|
[DEBUG] PCI: 00:00:1f.5 [8086/1e08] disabled No operations
|
|
[DEBUG] PCI: 00:00:1f.6: Disabling device
|
|
[DEBUG] PCI: 00:00:1f.6 [8086/1e24] disabled No operations
|
|
[WARN ] PCI: Leftover static devices:
|
|
[WARN ] PCI: 00:00:01.1
|
|
[WARN ] PCI: Check your devicetree.cb.
|
|
[DEBUG] PCI: 00:00:01.0 scanning...
|
|
[DEBUG] PCI: pci_scan_bus for segment group 00 bus 01
|
|
[INFO ] POST: 0x24
|
|
[INFO ] POST: 0x25
|
|
[INFO ] PCI: 00:00:01.0: Setting Max_Payload_Size to 256 for devices under this root port
|
|
[DEBUG] scan_bus: bus PCI: 00:00:01.0 finished in 19 msecs
|
|
[DEBUG] PCI: 00:00:01.2 scanning...
|
|
[DEBUG] scan_bus: bus PCI: 00:00:01.2 finished in 0 msecs
|
|
[DEBUG] PCI: 00:00:04.0 scanning...
|
|
[DEBUG] scan_bus: bus PCI: 00:00:04.0 finished in 0 msecs
|
|
[DEBUG] PCI: 00:00:06.0 scanning...
|
|
[DEBUG] scan_bus: bus PCI: 00:00:06.0 finished in 0 msecs
|
|
[DEBUG] PCI: 00:00:1c.0 scanning...
|
|
[DEBUG] PCI: pci_scan_bus for segment group 00 bus 02
|
|
[INFO ] POST: 0x24
|
|
[DEBUG] PCI: 00:02:00.0 subordinate bus PCI Express
|
|
[DEBUG] PCI: 00:02:00.0 [12d8/2304] enabled
|
|
[DEBUG] PCI: 00:02:00.0 scanning...
|
|
[DEBUG] PCI: pci_scan_bus for segment group 00 bus 03
|
|
[INFO ] POST: 0x24
|
|
[DEBUG] PCI: 00:03:01.0 subordinate bus PCI Express
|
|
[DEBUG] PCI: 00:03:01.0 [12d8/2304] enabled
|
|
[DEBUG] PCI: 00:03:02.0 subordinate bus PCI Express
|
|
[DEBUG] PCI: 00:03:02.0 [12d8/2304] enabled
|
|
[DEBUG] PCI: 00:03:01.0 scanning...
|
|
[DEBUG] PCI: pci_scan_bus for segment group 00 bus 04
|
|
[INFO ] POST: 0x24
|
|
[DEBUG] PCI: 00:04:00.0 [1b21/0612] enabled
|
|
[INFO ] POST: 0x25
|
|
[INFO ] Enabling Common Clock Configuration
|
|
[INFO ] PCIE CLK PM is not supported by endpoint
|
|
[INFO ] ASPM: Enabled None
|
|
[DEBUG] PCI: 00:04:00.0: No LTR support
|
|
[DEBUG] scan_bus: bus PCI: 00:03:01.0 finished in 32 msecs
|
|
[DEBUG] PCI: 00:03:02.0 scanning...
|
|
[DEBUG] PCI: pci_scan_bus for segment group 00 bus 05
|
|
[INFO ] POST: 0x24
|
|
[DEBUG] PCI: 00:05:00.0 [1b6f/7023] enabled
|
|
[INFO ] POST: 0x25
|
|
[INFO ] Enabling Common Clock Configuration
|
|
[INFO ] ASPM: Enabled None
|
|
[DEBUG] PCI: 00:05:00.0: No LTR support
|
|
[DEBUG] scan_bus: bus PCI: 00:03:02.0 finished in 27 msecs
|
|
[INFO ] POST: 0x25
|
|
[INFO ] Enabling Common Clock Configuration
|
|
[INFO ] PCIE CLK PM is not supported by endpoint
|
|
[INFO ] ASPM: Enabled None
|
|
[INFO ] PCIe: Common Clock Configuration already enabled
|
|
[INFO ] PCIE CLK PM is not supported by endpoint
|
|
[INFO ] ASPM: Enabled None
|
|
[DEBUG] scan_bus: bus PCI: 00:02:00.0 finished in 137 msecs
|
|
[INFO ] POST: 0x25
|
|
[INFO ] Enabling Common Clock Configuration
|
|
[INFO ] PCIE CLK PM is not supported by endpoint
|
|
[INFO ] ASPM: Enabled None
|
|
[INFO ] PCI: 00:00:1c.0: Setting Max_Payload_Size to 128 for devices under this root port
|
|
[DEBUG] scan_bus: bus PCI: 00:00:1c.0 finished in 189 msecs
|
|
[DEBUG] PCI: 00:00:1c.3 scanning...
|
|
[DEBUG] PCI: pci_scan_bus for segment group 00 bus 06
|
|
[INFO ] POST: 0x24
|
|
[DEBUG] PCI: 00:06:00.0 [1b4b/9170] enabled
|
|
[INFO ] POST: 0x25
|
|
[INFO ] Enabling Common Clock Configuration
|
|
[INFO ] PCIE CLK PM is not supported by endpoint
|
|
[INFO ] ASPM: Enabled L0s
|
|
[DEBUG] PCI: 00:06:00.0: No LTR support
|
|
[INFO ] PCI: 00:00:1c.3: Setting Max_Payload_Size to 128 for devices under this root port
|
|
[DEBUG] scan_bus: bus PCI: 00:00:1c.3 finished in 41 msecs
|
|
[DEBUG] PCI: 00:00:1c.4 scanning...
|
|
[DEBUG] PCI: pci_scan_bus for segment group 00 bus 07
|
|
[INFO ] POST: 0x24
|
|
[DEBUG] PCI: 00:07:00.0 subordinate PCI
|
|
[DEBUG] PCI: 00:07:00.0 [1b21/1080] enabled
|
|
[DEBUG] PCI: 00:07:00.0 scanning...
|
|
[DEBUG] PCI: pci_scan_bus for segment group 00 bus 08
|
|
[INFO ] POST: 0x24
|
|
[INFO ] POST: 0x25
|
|
[DEBUG] scan_bus: bus PCI: 00:07:00.0 finished in 10 msecs
|
|
[INFO ] POST: 0x25
|
|
[INFO ] PCIE CLK PM is not supported by endpoint
|
|
[INFO ] ASPM: Enabled None
|
|
[DEBUG] PCI: 00:07:00.0: No LTR support
|
|
[INFO ] PCI: 00:00:1c.4: Setting Max_Payload_Size to 128 for devices under this root port
|
|
[DEBUG] scan_bus: bus PCI: 00:00:1c.4 finished in 61 msecs
|
|
[DEBUG] PCI: 00:00:1c.7 scanning...
|
|
[DEBUG] PCI: pci_scan_bus for segment group 00 bus 09
|
|
[INFO ] POST: 0x24
|
|
[DEBUG] PCI: 00:09:00.0 [1b21/1042] enabled
|
|
[INFO ] POST: 0x25
|
|
[INFO ] Enabling Common Clock Configuration
|
|
[INFO ] PCIE CLK PM is not supported by endpoint
|
|
[INFO ] ASPM: Enabled None
|
|
[DEBUG] PCI: 00:09:00.0: No LTR support
|
|
[INFO ] PCI: 00:00:1c.7: Setting Max_Payload_Size to 128 for devices under this root port
|
|
[DEBUG] scan_bus: bus PCI: 00:00:1c.7 finished in 41 msecs
|
|
[DEBUG] PCI: 00:00:1f.0 scanning...
|
|
[DEBUG] PNP: 002e.1 disabled
|
|
[DEBUG] PNP: 002e.2 enabled
|
|
[DEBUG] PNP: 002e.3 disabled
|
|
[DEBUG] PNP: 002e.5 enabled
|
|
[DEBUG] PNP: 002e.6 disabled
|
|
[DEBUG] PNP: 002e.7 disabled
|
|
[DEBUG] PNP: 002e.8 disabled
|
|
[DEBUG] PNP: 002e.108 enabled
|
|
[DEBUG] PNP: 002e.109 enabled
|
|
[DEBUG] PNP: 002e.209 enabled
|
|
[DEBUG] PNP: 002e.309 enabled
|
|
[DEBUG] PNP: 002e.509 enabled
|
|
[DEBUG] PNP: 002e.a enabled
|
|
[DEBUG] PNP: 002e.b enabled
|
|
[DEBUG] PNP: 002e.d disabled
|
|
[DEBUG] PNP: 002e.e disabled
|
|
[DEBUG] PNP: 002e.f disabled
|
|
[DEBUG] PNP: 002e.14 disabled
|
|
[DEBUG] PNP: 002e.16 disabled
|
|
[DEBUG] PNP: 0c31.0 enabled
|
|
[DEBUG] PNP: 002e.308 enabled
|
|
[DEBUG] PNP: 002e.409 enabled
|
|
[DEBUG] PNP: 002e.609 enabled
|
|
[DEBUG] PNP: 002e.709 enabled
|
|
[DEBUG] PNP: 002e.9 enabled
|
|
[DEBUG] scan_bus: bus PCI: 00:00:1f.0 finished in 84 msecs
|
|
[DEBUG] PCI: 00:00:1f.3 scanning...
|
|
[DEBUG] scan_bus: bus PCI: 00:00:1f.3 finished in 0 msecs
|
|
[INFO ] POST: 0x25
|
|
[DEBUG] scan_bus: bus DOMAIN: 00000000 finished in 775 msecs
|
|
[DEBUG] scan_bus: bus Root Device finished in 792 msecs
|
|
[INFO ] done
|
|
[DEBUG] BS: BS_DEV_ENUMERATE run times (exec / console): 3 / 812 ms
|
|
[DEBUG] BM-LOCKDOWN: Enabling boot media protection scheme 'readonly' using CTRL...
|
|
[DEBUG] read 6001 from 07e4
|
|
[DEBUG] wrote 00000004 to 0890
|
|
[DEBUG] read 03040003 from 0894
|
|
[DEBUG] wrote 00001000 to 0890
|
|
[DEBUG] read 09300024 from 0894
|
|
[DEBUG] read 00000000 from 0880
|
|
[DEBUG] wrote 00000000 to 0880
|
|
[DEBUG] read 0080 from 0870
|
|
[DEBUG] wrote 000c to 0870
|
|
[DEBUG] read 6001 from 07e4
|
|
[DEBUG] wrote 9f to 0878
|
|
[DEBUG] read 0000 from 0876
|
|
[DEBUG] wrote 0000 to 0876
|
|
[DEBUG] read 0000 from 0874
|
|
[DEBUG] wrote 00000000 to 07e8
|
|
[DEBUG] wrote 44 to 0872
|
|
[DEBUG] wrote 02 to 0871
|
|
[DEBUG] read 0084 from 0870
|
|
[DEBUG] wrote 0004 to 0870
|
|
[DEBUG] read 001740ef from 07f0
|
|
[DEBUG] read 00 from 07f4
|
|
[DEBUG] wrote 0000 to 0874
|
|
[INFO ] Manufacturer: ef
|
|
[INFO ] SF: Detected ef 4017 with sector size 0x1000, total 0x800000
|
|
[INFO ] spi_flash_protect: FPR 0 is enabled for range 0x00000000-0x007fffff
|
|
[INFO ] BM-LOCKDOWN: Enabled bootmedia protection
|
|
[DEBUG] BS: BS_DEV_RESOURCES entry times (exec / console): 0 / 104 ms
|
|
[INFO ] POST: 0x73
|
|
[INFO ] Timestamp - device configuration: 7454613937
|
|
[DEBUG] found VGA at PCI: 00:00:02.0
|
|
[DEBUG] Setting up VGA for PCI: 00:00:02.0
|
|
[DEBUG] Setting PCI_BRIDGE_CTL_VGA for bridge DOMAIN: 00000000
|
|
[DEBUG] Setting PCI_BRIDGE_CTL_VGA for bridge Root Device
|
|
[INFO ] Allocating resources...
|
|
[INFO ] Reading resources...
|
|
[DEBUG] Adding PCIe enhanced config space BAR 0xf0000000-0xf4000000.
|
|
[DEBUG] TOUUD 0x47b600000 TOLUD 0x84a00000 TOM 0x400000000
|
|
[DEBUG] MEBASE 0x7ffff00000
|
|
[DEBUG] IGD decoded, subtracting 64M UMA and 2M GTT
|
|
[DEBUG] TSEG base 0x80000000 size 8M
|
|
[INFO ] Available memory below 4GB: 2048M
|
|
[INFO ] Available memory above 4GB: 14262M
|
|
[INFO ] Done reading resources.
|
|
[INFO ] === Resource allocator: DOMAIN: 00000000 - Pass 1 (relative placement) ===
|
|
[DEBUG] PCI: 00:03:01.0 io: size: 0 align: 12 gran: 12 limit: ffffffff
|
|
[DEBUG] PCI: 00:04:00.0 20 * [0x0 - 0x1f] io
|
|
[DEBUG] PCI: 00:04:00.0 10 * [0x20 - 0x27] io
|
|
[DEBUG] PCI: 00:04:00.0 18 * [0x28 - 0x2f] io
|
|
[DEBUG] PCI: 00:04:00.0 14 * [0x30 - 0x33] io
|
|
[DEBUG] PCI: 00:04:00.0 1c * [0x34 - 0x37] io
|
|
[DEBUG] PCI: 00:03:01.0 io: size: 1000 align: 12 gran: 12 limit: ffff done
|
|
[DEBUG] PCI: 00:03:02.0 io: size: 0 align: 12 gran: 12 limit: ffffffff
|
|
[DEBUG] PCI: 00:03:02.0 io: size: 0 align: 12 gran: 12 limit: ffffffff done
|
|
[DEBUG] PCI: 00:02:00.0 io: size: 0 align: 12 gran: 12 limit: ffffffff
|
|
[DEBUG] PCI: 00:03:01.0 1c * [0x0 - 0xfff] io
|
|
[DEBUG] PCI: 00:02:00.0 io: size: 1000 align: 12 gran: 12 limit: ffff done
|
|
[DEBUG] PCI: 00:00:1c.0 io: size: 0 align: 12 gran: 12 limit: ffff
|
|
[DEBUG] PCI: 00:02:00.0 1c * [0x0 - 0xfff] io
|
|
[DEBUG] PCI: 00:00:1c.0 io: size: 1000 align: 12 gran: 12 limit: ffff done
|
|
[DEBUG] PCI: 00:03:01.0 mem: size: 0 align: 20 gran: 20 limit: ffffffff
|
|
[DEBUG] PCI: 00:04:00.0 30 * [0x0 - 0xffff] mem
|
|
[DEBUG] PCI: 00:04:00.0 24 * [0x10000 - 0x101ff] mem
|
|
[DEBUG] PCI: 00:03:01.0 mem: size: 100000 align: 20 gran: 20 limit: ffffffff done
|
|
[DEBUG] PCI: 00:03:02.0 mem: size: 0 align: 20 gran: 20 limit: ffffffff
|
|
[DEBUG] PCI: 00:05:00.0 10 * [0x0 - 0x7fff] mem
|
|
[DEBUG] PCI: 00:03:02.0 mem: size: 100000 align: 20 gran: 20 limit: ffffffff done
|
|
[DEBUG] PCI: 00:02:00.0 mem: size: 0 align: 20 gran: 20 limit: ffffffff
|
|
[DEBUG] PCI: 00:03:01.0 20 * [0x0 - 0xfffff] mem
|
|
[DEBUG] PCI: 00:03:02.0 20 * [0x100000 - 0x1fffff] mem
|
|
[DEBUG] PCI: 00:02:00.0 mem: size: 200000 align: 20 gran: 20 limit: ffffffff done
|
|
[DEBUG] PCI: 00:00:1c.0 mem: size: 0 align: 20 gran: 20 limit: ffffffff
|
|
[DEBUG] PCI: 00:02:00.0 20 * [0x0 - 0x1fffff] mem
|
|
[DEBUG] PCI: 00:00:1c.0 mem: size: 200000 align: 20 gran: 20 limit: ffffffff done
|
|
[DEBUG] PCI: 00:03:01.0 prefmem: size: 0 align: 20 gran: 20 limit: ffffffffffffffff
|
|
[DEBUG] PCI: 00:03:01.0 prefmem: size: 0 align: 20 gran: 20 limit: ffffffffffffffff done
|
|
[DEBUG] PCI: 00:03:02.0 prefmem: size: 0 align: 20 gran: 20 limit: ffffffffffffffff
|
|
[DEBUG] PCI: 00:03:02.0 prefmem: size: 0 align: 20 gran: 20 limit: ffffffffffffffff done
|
|
[DEBUG] PCI: 00:02:00.0 prefmem: size: 0 align: 20 gran: 20 limit: ffffffffffffffff
|
|
[DEBUG] PCI: 00:02:00.0 prefmem: size: 0 align: 20 gran: 20 limit: ffffffffffffffff done
|
|
[DEBUG] PCI: 00:00:1c.0 prefmem: size: 0 align: 20 gran: 20 limit: ffffffffffffffff
|
|
[DEBUG] PCI: 00:00:1c.0 prefmem: size: 0 align: 20 gran: 20 limit: ffffffffffffffff done
|
|
[DEBUG] PCI: 00:00:1c.3 io: size: 0 align: 12 gran: 12 limit: ffff
|
|
[DEBUG] PCI: 00:06:00.0 20 * [0x0 - 0xf] io
|
|
[DEBUG] PCI: 00:06:00.0 10 * [0x10 - 0x17] io
|
|
[DEBUG] PCI: 00:06:00.0 18 * [0x18 - 0x1f] io
|
|
[DEBUG] PCI: 00:06:00.0 14 * [0x20 - 0x23] io
|
|
[DEBUG] PCI: 00:06:00.0 1c * [0x24 - 0x27] io
|
|
[DEBUG] PCI: 00:00:1c.3 io: size: 1000 align: 12 gran: 12 limit: ffff done
|
|
[DEBUG] PCI: 00:00:1c.3 mem: size: 0 align: 20 gran: 20 limit: ffffffff
|
|
[DEBUG] PCI: 00:06:00.0 30 * [0x0 - 0xffff] mem
|
|
[DEBUG] PCI: 00:06:00.0 24 * [0x10000 - 0x101ff] mem
|
|
[DEBUG] PCI: 00:00:1c.3 mem: size: 100000 align: 20 gran: 20 limit: ffffffff done
|
|
[DEBUG] PCI: 00:00:1c.3 prefmem: size: 0 align: 20 gran: 20 limit: ffffffffffffffff
|
|
[DEBUG] PCI: 00:00:1c.3 prefmem: size: 0 align: 20 gran: 20 limit: ffffffffffffffff done
|
|
[DEBUG] PCI: 00:00:1c.4 io: size: 0 align: 12 gran: 12 limit: ffff
|
|
[DEBUG] PCI: 00:00:1c.4 io: size: 0 align: 12 gran: 12 limit: ffff done
|
|
[DEBUG] PCI: 00:00:1c.4 mem: size: 0 align: 20 gran: 20 limit: ffffffff
|
|
[DEBUG] PCI: 00:00:1c.4 mem: size: 0 align: 20 gran: 20 limit: ffffffff done
|
|
[DEBUG] PCI: 00:00:1c.4 prefmem: size: 0 align: 20 gran: 20 limit: ffffffffffffffff
|
|
[DEBUG] PCI: 00:00:1c.4 prefmem: size: 0 align: 20 gran: 20 limit: ffffffffffffffff done
|
|
[DEBUG] PCI: 00:00:1c.7 io: size: 0 align: 12 gran: 12 limit: ffff
|
|
[DEBUG] PCI: 00:00:1c.7 io: size: 0 align: 12 gran: 12 limit: ffff done
|
|
[DEBUG] PCI: 00:00:1c.7 mem: size: 0 align: 20 gran: 20 limit: ffffffff
|
|
[DEBUG] PCI: 00:09:00.0 10 * [0x0 - 0x7fff] mem
|
|
[DEBUG] PCI: 00:00:1c.7 mem: size: 100000 align: 20 gran: 20 limit: ffffffff done
|
|
[DEBUG] PCI: 00:00:1c.7 prefmem: size: 0 align: 20 gran: 20 limit: ffffffffffffffff
|
|
[DEBUG] PCI: 00:00:1c.7 prefmem: size: 0 align: 20 gran: 20 limit: ffffffffffffffff done
|
|
[INFO ] === Resource allocator: DOMAIN: 00000000 - Pass 2 (allocating resources) ===
|
|
[DEBUG] DOMAIN: 00000000 io: base: 0 size: 0 align: 0 gran: 0 limit: ffff
|
|
[DEBUG] avoid_fixed_resources: PCI: 00:00:1f.0 10000000 base 00000000 limit 00000fff io (fixed)
|
|
[DEBUG] avoid_fixed_resources: PNP: 002e.2 60 base 000003f8 limit 000003ff io (fixed)
|
|
[DEBUG] avoid_fixed_resources: PNP: 002e.5 60 base 00000060 limit 00000060 io (fixed)
|
|
[DEBUG] avoid_fixed_resources: PNP: 002e.5 62 base 00000064 limit 00000064 io (fixed)
|
|
[DEBUG] avoid_fixed_resources: PNP: 002e.b 60 base 00000290 limit 00000291 io (fixed)
|
|
[DEBUG] avoid_fixed_resources: PNP: 002e.b 62 base 00000000 limit 00000001 io (fixed)
|
|
[DEBUG] avoid_fixed_resources: PCI: 00:00:1f.3 20 base 00000400 limit 0000041f io (fixed)
|
|
[INFO ] DOMAIN: 00000000: Resource ranges:
|
|
[INFO ] * Base: 1000, Size: f000, Tag: 100
|
|
[DEBUG] PCI: 00:00:1c.0 1c * [0xf000 - 0xffff] limit: ffff io
|
|
[DEBUG] PCI: 00:00:1c.3 1c * [0xe000 - 0xefff] limit: efff io
|
|
[DEBUG] PCI: 00:00:02.0 20 * [0xdfc0 - 0xdfff] limit: dfff io
|
|
[DEBUG] PCI: 00:00:19.0 18 * [0xdfa0 - 0xdfbf] limit: dfbf io
|
|
[DEBUG] PCI: 00:00:1f.2 20 * [0xdf80 - 0xdf9f] limit: df9f io
|
|
[ERROR] Resource didn't fit!!!
|
|
[DEBUG] PNP: 002e.308 60 * size: 0x8 limit: fff io
|
|
[DEBUG] PCI: 00:00:1f.2 10 * [0xdf78 - 0xdf7f] limit: df7f io
|
|
[DEBUG] PCI: 00:00:1f.2 18 * [0xdf70 - 0xdf77] limit: df77 io
|
|
[DEBUG] PCI: 00:00:1f.2 14 * [0xdf6c - 0xdf6f] limit: df6f io
|
|
[DEBUG] PCI: 00:00:1f.2 1c * [0xdf68 - 0xdf6b] limit: df6b io
|
|
[DEBUG] DOMAIN: 00000000 io: base: 0 size: 0 align: 0 gran: 0 limit: ffff done
|
|
[DEBUG] DOMAIN: 00000000 mem: base: 80000000 size: 0 align: 0 gran: 0 limit: efffffff
|
|
[DEBUG] DOMAIN: 00000000 mem: base: 100000000 size: 0 align: 0 gran: 0 limit: fffffffff
|
|
[DEBUG] avoid_fixed_resources: PCI: 00:00:00.0 60 base f0000000 limit f3ffffff mem (fixed)
|
|
[DEBUG] avoid_fixed_resources: PCI: 00:00:00.0 03 base 00000000 limit 0009ffff mem (fixed)
|
|
[DEBUG] avoid_fixed_resources: PCI: 00:00:00.0 04 base 00100000 limit 7fffffff mem (fixed)
|
|
[DEBUG] avoid_fixed_resources: PCI: 00:00:00.0 05 base 100000000 limit 47b5fffff mem (fixed)
|
|
[DEBUG] avoid_fixed_resources: PCI: 00:00:00.0 06 base 80000000 limit 849fffff mem (fixed)
|
|
[DEBUG] avoid_fixed_resources: PCI: 00:00:00.0 07 base 000a0000 limit 000bffff mem (fixed)
|
|
[DEBUG] avoid_fixed_resources: PCI: 00:00:00.0 08 base 000c0000 limit 000fffff mem (fixed)
|
|
[DEBUG] avoid_fixed_resources: PCI: 00:00:00.0 09 base fed90000 limit fed90fff mem (fixed)
|
|
[DEBUG] avoid_fixed_resources: PCI: 00:00:00.0 0a base fed91000 limit fed91fff mem (fixed)
|
|
[DEBUG] avoid_fixed_resources: PCI: 00:00:1f.0 10000100 base ff000000 limit ffffffff mem (fixed)
|
|
[DEBUG] avoid_fixed_resources: PCI: 00:00:1f.0 03 base fec00000 limit fec00fff mem (fixed)
|
|
[INFO ] DOMAIN: 00000000: Resource ranges:
|
|
[INFO ] * Base: 84a00000, Size: 6b600000, Tag: 200
|
|
[INFO ] * Base: 47b600000, Size: b84a00000, Tag: 200
|
|
[DEBUG] PCI: 00:00:02.0 18 * [0xe0000000 - 0xefffffff] limit: efffffff prefmem
|
|
[DEBUG] PCI: 00:00:02.0 10 * [0xdfc00000 - 0xdfffffff] limit: dfffffff mem
|
|
[DEBUG] PCI: 00:00:1c.0 20 * [0xdfa00000 - 0xdfbfffff] limit: dfbfffff mem
|
|
[DEBUG] PCI: 00:00:1c.3 20 * [0xdf900000 - 0xdf9fffff] limit: df9fffff mem
|
|
[DEBUG] PCI: 00:00:1c.7 20 * [0xdf800000 - 0xdf8fffff] limit: df8fffff mem
|
|
[DEBUG] PCI: 00:00:19.0 10 * [0xdf7e0000 - 0xdf7fffff] limit: df7fffff mem
|
|
[DEBUG] PCI: 00:00:14.0 10 * [0xdf7d0000 - 0xdf7dffff] limit: df7dffff mem
|
|
[DEBUG] PCI: 00:00:1b.0 10 * [0xdf7cc000 - 0xdf7cffff] limit: df7cffff mem
|
|
[DEBUG] PCI: 00:00:19.0 14 * [0xdf7cb000 - 0xdf7cbfff] limit: df7cbfff mem
|
|
[DEBUG] PCI: 00:00:1f.2 24 * [0xdf7ca000 - 0xdf7ca7ff] limit: df7ca7ff mem
|
|
[DEBUG] PCI: 00:00:1a.0 10 * [0xdf7c9000 - 0xdf7c93ff] limit: df7c93ff mem
|
|
[DEBUG] PCI: 00:00:1d.0 10 * [0xdf7c8000 - 0xdf7c83ff] limit: df7c83ff mem
|
|
[DEBUG] PCI: 00:00:1f.3 10 * [0xdf7c7000 - 0xdf7c70ff] limit: df7c70ff mem
|
|
[DEBUG] PCI: 00:00:16.0 10 * [0xdf7c6000 - 0xdf7c600f] limit: df7c600f mem
|
|
[DEBUG] DOMAIN: 00000000 mem: base: 80000000 size: 0 align: 0 gran: 0 limit: efffffff done
|
|
[DEBUG] DOMAIN: 00000000 mem: base: 100000000 size: 0 align: 0 gran: 0 limit: fffffffff done
|
|
[DEBUG] PCI: 00:02:00.0 1c * [0xf000 - 0xffff] limit: ffff io
|
|
[DEBUG] PCI: 00:02:00.0 20 * [0xdfa00000 - 0xdfbfffff] limit: dfbfffff mem
|
|
[DEBUG] PCI: 00:03:01.0 1c * [0xf000 - 0xffff] limit: ffff io
|
|
[DEBUG] PCI: 00:03:01.0 20 * [0xdfa00000 - 0xdfafffff] limit: dfafffff mem
|
|
[DEBUG] PCI: 00:03:02.0 20 * [0xdfb00000 - 0xdfbfffff] limit: dfbfffff mem
|
|
[DEBUG] PCI: 00:04:00.0 10 * [0xf020 - 0xf027] limit: f027 io
|
|
[DEBUG] PCI: 00:04:00.0 14 * [0xf030 - 0xf033] limit: f033 io
|
|
[DEBUG] PCI: 00:04:00.0 18 * [0xf028 - 0xf02f] limit: f02f io
|
|
[DEBUG] PCI: 00:04:00.0 1c * [0xf034 - 0xf037] limit: f037 io
|
|
[DEBUG] PCI: 00:04:00.0 20 * [0xf000 - 0xf01f] limit: f01f io
|
|
[DEBUG] PCI: 00:04:00.0 24 * [0xdfa10000 - 0xdfa101ff] limit: dfa101ff mem
|
|
[DEBUG] PCI: 00:04:00.0 30 * [0xdfa00000 - 0xdfa0ffff] limit: dfa0ffff mem
|
|
[DEBUG] PCI: 00:05:00.0 10 * [0xdfb00000 - 0xdfb07fff] limit: dfb07fff mem
|
|
[DEBUG] PCI: 00:06:00.0 10 * [0xe010 - 0xe017] limit: e017 io
|
|
[DEBUG] PCI: 00:06:00.0 14 * [0xe020 - 0xe023] limit: e023 io
|
|
[DEBUG] PCI: 00:06:00.0 18 * [0xe018 - 0xe01f] limit: e01f io
|
|
[DEBUG] PCI: 00:06:00.0 1c * [0xe024 - 0xe027] limit: e027 io
|
|
[DEBUG] PCI: 00:06:00.0 20 * [0xe000 - 0xe00f] limit: e00f io
|
|
[DEBUG] PCI: 00:06:00.0 24 * [0xdf910000 - 0xdf9101ff] limit: df9101ff mem
|
|
[DEBUG] PCI: 00:06:00.0 30 * [0xdf900000 - 0xdf90ffff] limit: df90ffff mem
|
|
[DEBUG] PCI: 00:09:00.0 10 * [0xdf800000 - 0xdf807fff] limit: df807fff mem
|
|
[INFO ] === Resource allocator: DOMAIN: 00000000 - resource allocation complete ===
|
|
[DEBUG] PCI: 00:00:01.0 1c <- [0x000000000000ffff - 0x000000000000fffe] size 0x00000000 gran 0x0c seg 00 bus 01 io
|
|
[DEBUG] PCI: 00:00:01.0 24 <- [0xffffffffffffffff - 0xfffffffffffffffe] size 0x00000000 gran 0x14 seg 00 bus 01 prefmem
|
|
[DEBUG] PCI: 00:00:01.0 20 <- [0x00000000ffffffff - 0x00000000fffffffe] size 0x00000000 gran 0x14 seg 00 bus 01 mem
|
|
[DEBUG] PCI: 00:00:02.0 10 <- [0x00000000dfc00000 - 0x00000000dfffffff] size 0x00400000 gran 0x16 mem64
|
|
[DEBUG] PCI: 00:00:02.0 18 <- [0x00000000e0000000 - 0x00000000efffffff] size 0x10000000 gran 0x1c prefmem64
|
|
[DEBUG] PCI: 00:00:02.0 20 <- [0x000000000000dfc0 - 0x000000000000dfff] size 0x00000040 gran 0x06 io
|
|
[DEBUG] PCI: 00:00:14.0 10 <- [0x00000000df7d0000 - 0x00000000df7dffff] size 0x00010000 gran 0x10 mem64
|
|
[DEBUG] PCI: 00:00:16.0 10 <- [0x00000000df7c6000 - 0x00000000df7c600f] size 0x00000010 gran 0x04 mem64
|
|
[DEBUG] PCI: 00:00:19.0 10 <- [0x00000000df7e0000 - 0x00000000df7fffff] size 0x00020000 gran 0x11 mem
|
|
[DEBUG] PCI: 00:00:19.0 14 <- [0x00000000df7cb000 - 0x00000000df7cbfff] size 0x00001000 gran 0x0c mem
|
|
[DEBUG] PCI: 00:00:19.0 18 <- [0x000000000000dfa0 - 0x000000000000dfbf] size 0x00000020 gran 0x05 io
|
|
[DEBUG] PCI: 00:00:1a.0 10 <- [0x00000000df7c9000 - 0x00000000df7c93ff] size 0x00000400 gran 0x0a mem
|
|
[DEBUG] PCI: 00:00:1b.0 10 <- [0x00000000df7cc000 - 0x00000000df7cffff] size 0x00004000 gran 0x0e mem64
|
|
[DEBUG] PCI: 00:00:1c.0 1c <- [0x000000000000f000 - 0x000000000000ffff] size 0x00001000 gran 0x0c seg 00 bus 02 io
|
|
[DEBUG] PCI: 00:00:1c.0 24 <- [0xffffffffffffffff - 0xfffffffffffffffe] size 0x00000000 gran 0x14 seg 00 bus 02 prefmem
|
|
[DEBUG] PCI: 00:00:1c.0 20 <- [0x00000000dfa00000 - 0x00000000dfbfffff] size 0x00200000 gran 0x14 seg 00 bus 02 mem
|
|
[DEBUG] PCI: 00:02:00.0 1c <- [0x000000000000f000 - 0x000000000000ffff] size 0x00001000 gran 0x0c seg 00 bus 03 io
|
|
[DEBUG] PCI: 00:02:00.0 24 <- [0xffffffffffffffff - 0xfffffffffffffffe] size 0x00000000 gran 0x14 seg 00 bus 03 prefmem
|
|
[DEBUG] PCI: 00:02:00.0 20 <- [0x00000000dfa00000 - 0x00000000dfbfffff] size 0x00200000 gran 0x14 seg 00 bus 03 mem
|
|
[DEBUG] PCI: 00:03:01.0 1c <- [0x000000000000f000 - 0x000000000000ffff] size 0x00001000 gran 0x0c seg 00 bus 04 io
|
|
[DEBUG] PCI: 00:03:01.0 24 <- [0xffffffffffffffff - 0xfffffffffffffffe] size 0x00000000 gran 0x14 seg 00 bus 04 prefmem
|
|
[DEBUG] PCI: 00:03:01.0 20 <- [0x00000000dfa00000 - 0x00000000dfafffff] size 0x00100000 gran 0x14 seg 00 bus 04 mem
|
|
[DEBUG] PCI: 00:04:00.0 10 <- [0x000000000000f020 - 0x000000000000f027] size 0x00000008 gran 0x03 io
|
|
[DEBUG] PCI: 00:04:00.0 14 <- [0x000000000000f030 - 0x000000000000f033] size 0x00000004 gran 0x02 io
|
|
[DEBUG] PCI: 00:04:00.0 18 <- [0x000000000000f028 - 0x000000000000f02f] size 0x00000008 gran 0x03 io
|
|
[DEBUG] PCI: 00:04:00.0 1c <- [0x000000000000f034 - 0x000000000000f037] size 0x00000004 gran 0x02 io
|
|
[DEBUG] PCI: 00:04:00.0 20 <- [0x000000000000f000 - 0x000000000000f01f] size 0x00000020 gran 0x05 io
|
|
[DEBUG] PCI: 00:04:00.0 24 <- [0x00000000dfa10000 - 0x00000000dfa101ff] size 0x00000200 gran 0x09 mem
|
|
[DEBUG] PCI: 00:04:00.0 30 <- [0x00000000dfa00000 - 0x00000000dfa0ffff] size 0x00010000 gran 0x10 romem
|
|
[DEBUG] PCI: 00:03:02.0 1c <- [0x00000000ffffffff - 0x00000000fffffffe] size 0x00000000 gran 0x0c seg 00 bus 05 io
|
|
[DEBUG] PCI: 00:03:02.0 24 <- [0xffffffffffffffff - 0xfffffffffffffffe] size 0x00000000 gran 0x14 seg 00 bus 05 prefmem
|
|
[DEBUG] PCI: 00:03:02.0 20 <- [0x00000000dfb00000 - 0x00000000dfbfffff] size 0x00100000 gran 0x14 seg 00 bus 05 mem
|
|
[DEBUG] PCI: 00:05:00.0 10 <- [0x00000000dfb00000 - 0x00000000dfb07fff] size 0x00008000 gran 0x0f mem64
|
|
[DEBUG] PCI: 00:00:1c.3 1c <- [0x000000000000e000 - 0x000000000000efff] size 0x00001000 gran 0x0c seg 00 bus 06 io
|
|
[DEBUG] PCI: 00:00:1c.3 24 <- [0xffffffffffffffff - 0xfffffffffffffffe] size 0x00000000 gran 0x14 seg 00 bus 06 prefmem
|
|
[DEBUG] PCI: 00:00:1c.3 20 <- [0x00000000df900000 - 0x00000000df9fffff] size 0x00100000 gran 0x14 seg 00 bus 06 mem
|
|
[DEBUG] PCI: 00:06:00.0 10 <- [0x000000000000e010 - 0x000000000000e017] size 0x00000008 gran 0x03 io
|
|
[DEBUG] PCI: 00:06:00.0 14 <- [0x000000000000e020 - 0x000000000000e023] size 0x00000004 gran 0x02 io
|
|
[DEBUG] PCI: 00:06:00.0 18 <- [0x000000000000e018 - 0x000000000000e01f] size 0x00000008 gran 0x03 io
|
|
[DEBUG] PCI: 00:06:00.0 1c <- [0x000000000000e024 - 0x000000000000e027] size 0x00000004 gran 0x02 io
|
|
[DEBUG] PCI: 00:06:00.0 20 <- [0x000000000000e000 - 0x000000000000e00f] size 0x00000010 gran 0x04 io
|
|
[DEBUG] PCI: 00:06:00.0 24 <- [0x00000000df910000 - 0x00000000df9101ff] size 0x00000200 gran 0x09 mem
|
|
[DEBUG] PCI: 00:06:00.0 30 <- [0x00000000df900000 - 0x00000000df90ffff] size 0x00010000 gran 0x10 romem
|
|
[DEBUG] PCI: 00:00:1c.4 1c <- [0x000000000000ffff - 0x000000000000fffe] size 0x00000000 gran 0x0c seg 00 bus 07 io
|
|
[DEBUG] PCI: 00:00:1c.4 24 <- [0xffffffffffffffff - 0xfffffffffffffffe] size 0x00000000 gran 0x14 seg 00 bus 07 prefmem
|
|
[DEBUG] PCI: 00:00:1c.4 20 <- [0x00000000ffffffff - 0x00000000fffffffe] size 0x00000000 gran 0x14 seg 00 bus 07 mem
|
|
[DEBUG] PCI: 00:07:00.0 1c <- [0x00000000ffffffff - 0x00000000fffffffe] size 0x00000000 gran 0x0c seg 00 bus 08 io
|
|
[DEBUG] PCI: 00:07:00.0 24 <- [0xffffffffffffffff - 0xfffffffffffffffe] size 0x00000000 gran 0x14 seg 00 bus 08 prefmem
|
|
[DEBUG] PCI: 00:07:00.0 20 <- [0x00000000ffffffff - 0x00000000fffffffe] size 0x00000000 gran 0x14 seg 00 bus 08 mem
|
|
[DEBUG] PCI: 00:00:1c.7 1c <- [0x000000000000ffff - 0x000000000000fffe] size 0x00000000 gran 0x0c seg 00 bus 09 io
|
|
[DEBUG] PCI: 00:00:1c.7 24 <- [0xffffffffffffffff - 0xfffffffffffffffe] size 0x00000000 gran 0x14 seg 00 bus 09 prefmem
|
|
[DEBUG] PCI: 00:00:1c.7 20 <- [0x00000000df800000 - 0x00000000df8fffff] size 0x00100000 gran 0x14 seg 00 bus 09 mem
|
|
[DEBUG] PCI: 00:09:00.0 10 <- [0x00000000df800000 - 0x00000000df807fff] size 0x00008000 gran 0x0f mem64
|
|
[DEBUG] PCI: 00:00:1d.0 10 <- [0x00000000df7c8000 - 0x00000000df7c83ff] size 0x00000400 gran 0x0a mem
|
|
[DEBUG] PNP: 002e.2 60 <- [0x00000000000003f8 - 0x00000000000003ff] size 0x00000008 gran 0x03 io
|
|
[DEBUG] PNP: 002e.2 70 <- [0x0000000000000004 - 0x0000000000000004] size 0x00000001 gran 0x00 irq
|
|
[DEBUG] PNP: 002e.5 60 <- [0x0000000000000060 - 0x0000000000000060] size 0x00000001 gran 0x00 io
|
|
[DEBUG] PNP: 002e.5 62 <- [0x0000000000000064 - 0x0000000000000064] size 0x00000001 gran 0x00 io
|
|
[DEBUG] PNP: 002e.5 70 <- [0x0000000000000001 - 0x0000000000000001] size 0x00000001 gran 0x00 irq
|
|
[DEBUG] PNP: 002e.5 72 <- [0x000000000000000c - 0x000000000000000c] size 0x00000001 gran 0x00 irq
|
|
[DEBUG] PNP: 002e.5 f0 <- [0x0000000000000082 - 0x0000000000000081] size 0x00000000 gran 0x00 drq
|
|
[DEBUG] PNP: 002e.209 e0 <- [0x00000000000000df - 0x00000000000000de] size 0x00000000 gran 0x00 drq
|
|
[NOTE ] PNP: 002e.509 f4 irq size: 0x0000000001 not assigned in devicetree
|
|
[NOTE ] PNP: 002e.509 f5 irq size: 0x0000000001 not assigned in devicetree
|
|
[DEBUG] PNP: 002e.a e3 <- [0x0000000000000004 - 0x0000000000000003] size 0x00000000 gran 0x00 drq
|
|
[DEBUG] PNP: 002e.a e7 <- [0x0000000000000011 - 0x0000000000000010] size 0x00000000 gran 0x00 drq
|
|
[DEBUG] PNP: 002e.a f2 <- [0x000000000000005d - 0x000000000000005d] size 0x00000001 gran 0x00 drq
|
|
[DEBUG] PNP: 002e.b 60 <- [0x0000000000000290 - 0x0000000000000291] size 0x00000002 gran 0x01 io
|
|
[DEBUG] PNP: 002e.b 62 <- [0x0000000000000000 - 0x0000000000000001] size 0x00000002 gran 0x01 io
|
|
[DEBUG] PNP: 002e.b 70 <- [0x0000000000000000 - 0x0000000000000000] size 0x00000001 gran 0x00 irq
|
|
[NOTE ] PNP: 002e.b f0 irq size: 0x0000000001 not assigned in devicetree
|
|
[NOTE ] PNP: 002e.308 60 io size: 0x0000000008 not assigned in devicetree
|
|
[NOTE ] PNP: 002e.609 f4 irq size: 0x0000000001 not assigned in devicetree
|
|
[NOTE ] PNP: 002e.609 f5 irq size: 0x0000000001 not assigned in devicetree
|
|
[DEBUG] PCI: 00:00:1f.2 10 <- [0x000000000000df78 - 0x000000000000df7f] size 0x00000008 gran 0x03 io
|
|
[DEBUG] PCI: 00:00:1f.2 14 <- [0x000000000000df6c - 0x000000000000df6f] size 0x00000004 gran 0x02 io
|
|
[DEBUG] PCI: 00:00:1f.2 18 <- [0x000000000000df70 - 0x000000000000df77] size 0x00000008 gran 0x03 io
|
|
[DEBUG] PCI: 00:00:1f.2 1c <- [0x000000000000df68 - 0x000000000000df6b] size 0x00000004 gran 0x02 io
|
|
[DEBUG] PCI: 00:00:1f.2 20 <- [0x000000000000df80 - 0x000000000000df9f] size 0x00000020 gran 0x05 io
|
|
[DEBUG] PCI: 00:00:1f.2 24 <- [0x00000000df7ca000 - 0x00000000df7ca7ff] size 0x00000800 gran 0x0b mem
|
|
[DEBUG] PCI: 00:00:1f.3 10 <- [0x00000000df7c7000 - 0x00000000df7c70ff] size 0x00000100 gran 0x08 mem64
|
|
[INFO ] Done setting resources.
|
|
[INFO ] Done allocating resources.
|
|
[DEBUG] BS: BS_DEV_RESOURCES run times (exec / console): 3 / 1897 ms
|
|
[INFO ] POST: 0x74
|
|
[INFO ] Timestamp - device enable: 12984518732
|
|
[INFO ] Enabling resources...
|
|
[DEBUG] PCI: 00:00:00.0 subsystem <- 1043/84ca
|
|
[DEBUG] PCI: 00:00:00.0 cmd <- 06
|
|
[DEBUG] PCI: 00:00:01.0 bridge ctrl <- 0013
|
|
[DEBUG] PCI: 00:00:01.0 subsystem <- 1043/84ca
|
|
[DEBUG] PCI: 00:00:01.0 cmd <- 00
|
|
[DEBUG] PCI: 00:00:02.0 subsystem <- 1043/84ca
|
|
[DEBUG] PCI: 00:00:02.0 cmd <- 03
|
|
[DEBUG] PCI: 00:00:14.0 subsystem <- 1043/84ca
|
|
[DEBUG] PCI: 00:00:14.0 cmd <- 102
|
|
[DEBUG] PCI: 00:00:16.0 subsystem <- 1043/84ca
|
|
[DEBUG] PCI: 00:00:16.0 cmd <- 02
|
|
[DEBUG] PCI: 00:00:19.0 subsystem <- 1043/84ca
|
|
[DEBUG] PCI: 00:00:19.0 cmd <- 103
|
|
[DEBUG] PCI: 00:00:1a.0 subsystem <- 1043/84ca
|
|
[DEBUG] PCI: 00:00:1a.0 cmd <- 102
|
|
[DEBUG] PCI: 00:00:1b.0 subsystem <- 1043/84ca
|
|
[DEBUG] PCI: 00:00:1b.0 cmd <- 102
|
|
[DEBUG] PCI: 00:00:1c.0 bridge ctrl <- 0013
|
|
[DEBUG] PCI: 00:00:1c.0 subsystem <- 1043/84ca
|
|
[DEBUG] PCI: 00:00:1c.0 cmd <- 107
|
|
[DEBUG] PCI: 00:00:1c.3 bridge ctrl <- 0013
|
|
[DEBUG] PCI: 00:00:1c.3 subsystem <- 1043/84ca
|
|
[DEBUG] PCI: 00:00:1c.3 cmd <- 107
|
|
[DEBUG] PCI: 00:00:1c.4 bridge ctrl <- 0013
|
|
[DEBUG] PCI: 00:00:1c.4 subsystem <- 1043/84ca
|
|
[DEBUG] PCI: 00:00:1c.4 cmd <- 100
|
|
[DEBUG] PCI: 00:00:1c.7 bridge ctrl <- 0013
|
|
[DEBUG] PCI: 00:00:1c.7 subsystem <- 1043/84ca
|
|
[DEBUG] PCI: 00:00:1c.7 cmd <- 106
|
|
[DEBUG] PCI: 00:00:1d.0 subsystem <- 1043/84ca
|
|
[DEBUG] PCI: 00:00:1d.0 cmd <- 102
|
|
[DEBUG] PCI: 00:00:1f.0 subsystem <- 1043/84ca
|
|
[DEBUG] PCI: 00:00:1f.0 cmd <- 107
|
|
[DEBUG] PCI: 00:00:1f.2 subsystem <- 1043/84ca
|
|
[DEBUG] PCI: 00:00:1f.2 cmd <- 03
|
|
[DEBUG] PCI: 00:00:1f.3 subsystem <- 1043/84ca
|
|
[DEBUG] PCI: 00:00:1f.3 cmd <- 103
|
|
[DEBUG] PCI: 00:02:00.0 bridge ctrl <- 0013
|
|
[DEBUG] PCI: 00:02:00.0 cmd <- 07
|
|
[DEBUG] PCI: 00:03:01.0 bridge ctrl <- 0013
|
|
[DEBUG] PCI: 00:03:01.0 cmd <- 07
|
|
[DEBUG] PCI: 00:03:02.0 bridge ctrl <- 0013
|
|
[DEBUG] PCI: 00:03:02.0 cmd <- 06
|
|
[DEBUG] PCI: 00:04:00.0 cmd <- 03
|
|
[DEBUG] PCI: 00:05:00.0 cmd <- 02
|
|
[DEBUG] PCI: 00:06:00.0 cmd <- 03
|
|
[DEBUG] PCI: 00:07:00.0 bridge ctrl <- 0013
|
|
[DEBUG] PCI: 00:07:00.0 cmd <- 00
|
|
[DEBUG] PCI: 00:09:00.0 cmd <- 02
|
|
[INFO ] done.
|
|
[DEBUG] BS: BS_DEV_ENABLE run times (exec / console): 0 / 226 ms
|
|
[DEBUG] read 6001 from 07e4
|
|
[DEBUG] wrote 00000004 to 0890
|
|
[DEBUG] read 03040003 from 0894
|
|
[DEBUG] wrote 00001000 to 0890
|
|
[DEBUG] read 09300024 from 0894
|
|
[DEBUG] read 00000000 from 0880
|
|
[DEBUG] wrote 00000000 to 0880
|
|
[DEBUG] BS: BS_DEV_INIT entry times (exec / console): 0 / 25 ms
|
|
[INFO ] POST: 0x75
|
|
[INFO ] Timestamp - device initialization: 13749944391
|
|
[INFO ] Initializing devices...
|
|
[INFO ] POST: 0x75
|
|
[DEBUG] CPU_CLUSTER: 0 init
|
|
[INFO ] LAPIC 0x0 switched to X2APIC mode.
|
|
[DEBUG] MTRR: Physical address space:
|
|
[DEBUG] 0x0000000000000000 - 0x000000000009ffff size 0x000a0000 type 6
|
|
[DEBUG] 0x00000000000a0000 - 0x00000000000bffff size 0x00020000 type 0
|
|
[DEBUG] 0x00000000000c0000 - 0x000000007fffffff size 0x7ff40000 type 6
|
|
[DEBUG] 0x0000000080000000 - 0x00000000dfffffff size 0x60000000 type 0
|
|
[DEBUG] 0x00000000e0000000 - 0x00000000efffffff size 0x10000000 type 1
|
|
[DEBUG] 0x00000000f0000000 - 0x00000000ffffffff size 0x10000000 type 0
|
|
[DEBUG] 0x0000000100000000 - 0x000000047b5fffff size 0x37b600000 type 6
|
|
[DEBUG] apic_id 0x0: MTRR: Fixed MSR 0x250 0x0606060606060606
|
|
[DEBUG] apic_id 0x0: MTRR: Fixed MSR 0x258 0x0606060606060606
|
|
[DEBUG] apic_id 0x0: MTRR: Fixed MSR 0x259 0x0000000000000000
|
|
[DEBUG] apic_id 0x0: MTRR: Fixed MSR 0x268 0x0606060606060606
|
|
[DEBUG] apic_id 0x0: MTRR: Fixed MSR 0x269 0x0606060606060606
|
|
[DEBUG] apic_id 0x0: MTRR: Fixed MSR 0x26a 0x0606060606060606
|
|
[DEBUG] apic_id 0x0: MTRR: Fixed MSR 0x26b 0x0606060606060606
|
|
[DEBUG] apic_id 0x0: MTRR: Fixed MSR 0x26c 0x0606060606060606
|
|
[DEBUG] apic_id 0x0: MTRR: Fixed MSR 0x26d 0x0606060606060606
|
|
[DEBUG] apic_id 0x0: MTRR: Fixed MSR 0x26e 0x0606060606060606
|
|
[DEBUG] apic_id 0x0: MTRR: Fixed MSR 0x26f 0x0606060606060606
|
|
[DEBUG] apic_id 0x0 setup mtrr for CPU physical address size: 36 bits
|
|
[DEBUG] MTRR: default type WB/UC MTRR counts: 4/5.
|
|
[DEBUG] MTRR: WB selected as default type.
|
|
[DEBUG] MTRR: 0 base 0x0000000080000000 mask 0x0000000fc0000000 type 0
|
|
[DEBUG] MTRR: 1 base 0x00000000c0000000 mask 0x0000000fe0000000 type 0
|
|
[DEBUG] MTRR: 2 base 0x00000000e0000000 mask 0x0000000ff0000000 type 1
|
|
[DEBUG] MTRR: 3 base 0x00000000f0000000 mask 0x0000000ff0000000 type 0
|
|
|
|
[DEBUG] MTRR check
|
|
[DEBUG] Fixed MTRRs : Enabled
|
|
[DEBUG] Variable MTRRs: Enabled
|
|
|
|
[INFO ] POST: 0x93
|
|
[DEBUG] CPU has 4 cores, 4 threads enabled.
|
|
[DEBUG] Setting up SMI for CPU
|
|
[INFO ] Will perform SMM setup.
|
|
[DEBUG] microcode: sig=0x306a9 pf=0x2 revision=0x21
|
|
[INFO ] CBFS: Found 'cpu_microcode_blob.bin' @0x80 size 0x6800 in mcache @0x7ffdc02c
|
|
[INFO ] CPU: Intel(R) Core(TM) i5-3475S CPU @ 2.90GHz.
|
|
[INFO ] LAPIC 0x0 in X2APIC mode.
|
|
[DEBUG] CPU: APIC: 00 enabled
|
|
[DEBUG] CPU: APIC: 01 enabled
|
|
[DEBUG] CPU: APIC: 02 enabled
|
|
[DEBUG] CPU: APIC: 03 enabled
|
|
[DEBUG] Loading module at 0x00030000 with entry 0x00030000. filesize: 0x178 memsize: 0x178
|
|
[DEBUG] Processing 16 relocs. Offset value of 0x00030000
|
|
[DEBUG] Attempting to start 3 APs
|
|
[DEBUG] Waiting for 10ms after sending INIT.
|
|
[DEBUG] Waiting for SIPI to complete...
|
|
[DEBUG] done.
|
|
[DEBUG] Waiting for SIPI to complete...
|
|
[DEBUG] done.
|
|
[INFO ] LAPIC 0x2 switched to X2APIC mode.
|
|
[INFO ] AP: slot 1 apic_id 2, MCU rev: 0x00000021
|
|
[INFO ] LAPIC 0x6 switched to X2APIC mode.
|
|
[INFO ] LAPIC 0x4 switched to X2APIC mode.
|
|
[INFO ] AP: slot 3 apic_id 6, MCU rev: 0x00000021
|
|
[INFO ] AP: slot 2 apic_id 4, MCU rev: 0x00000021
|
|
[DEBUG] Loading module at 0x00038000 with entry 0x00038000. filesize: 0x1a0 memsize: 0x1a0
|
|
[DEBUG] Processing 9 relocs. Offset value of 0x00038000
|
|
[DEBUG] smm_module_setup_stub: stack_top = 0x80001000
|
|
[DEBUG] smm_module_setup_stub: per cpu stack_size = 0x400
|
|
[DEBUG] smm_module_setup_stub: runtime.smm_size = 0x10000
|
|
[DEBUG] SMM Module: stub loaded at 38000. Will call 0x7fe95c4a
|
|
[DEBUG] Installing permanent SMM handler to 0x80000000
|
|
[DEBUG] HANDLER [0x802fe000-0x802ff62f]
|
|
|
|
[DEBUG] CPU 0
|
|
[DEBUG] ss0 [0x802fdc00-0x802fdfff]
|
|
[DEBUG] stub0 [0x802f6000-0x802f619f]
|
|
|
|
[DEBUG] CPU 1
|
|
[DEBUG] ss1 [0x802fd800-0x802fdbff]
|
|
[DEBUG] stub1 [0x802f5c00-0x802f5d9f]
|
|
|
|
[DEBUG] CPU 2
|
|
[DEBUG] ss2 [0x802fd400-0x802fd7ff]
|
|
[DEBUG] stub2 [0x802f5800-0x802f599f]
|
|
|
|
[DEBUG] CPU 3
|
|
[DEBUG] ss3 [0x802fd000-0x802fd3ff]
|
|
[DEBUG] stub3 [0x802f5400-0x802f559f]
|
|
|
|
[DEBUG] stacks [0x80000000-0x80000fff]
|
|
[DEBUG] Loading module at 0x802fe000 with entry 0x802ff37c. filesize: 0x15d0 memsize: 0x1630
|
|
[DEBUG] Processing 77 relocs. Offset value of 0x802fe000
|
|
[DEBUG] Loading module at 0x802f6000 with entry 0x802f6000. filesize: 0x1a0 memsize: 0x1a0
|
|
[DEBUG] Processing 9 relocs. Offset value of 0x802f6000
|
|
[DEBUG] smm_module_setup_stub: stack_top = 0x80001000
|
|
[DEBUG] smm_module_setup_stub: per cpu stack_size = 0x400
|
|
[DEBUG] smm_module_setup_stub: runtime.smm_size = 0x300000
|
|
[DEBUG] SMM Module: placing smm entry code at 802f5c00, cpu # 0x1
|
|
[DEBUG] SMM Module: placing smm entry code at 802f5800, cpu # 0x2
|
|
[DEBUG] SMM Module: placing smm entry code at 802f5400, cpu # 0x3
|
|
[DEBUG] SMM Module: stub loaded at 802f6000. Will call 0x802ff37c
|
|
[INFO ] smm_do_relocation : curr_smbase 0x30000 perm_smbase 0x802ee000, cpu = 0
|
|
[DEBUG] In relocation handler: cpu 0
|
|
[DEBUG] New SMBASE=0x802ee000 IEDBASE=0x80400000
|
|
[DEBUG] Writing SMRR. base = 0x80000006, mask=0xff800800
|
|
[DEBUG] Relocation complete.
|
|
[INFO ] microcode: Update skipped, already up-to-date
|
|
[INFO ] smm_do_relocation : curr_smbase 0x30000 perm_smbase 0x802ed400, cpu = 3
|
|
[DEBUG] In relocation handler: cpu 3
|
|
[DEBUG] New SMBASE=0x802ed400 IEDBASE=0x80400000
|
|
[DEBUG] Writing SMRR. base = 0x80000006, mask=0xff800800
|
|
[DEBUG] Relocation complete.
|
|
[INFO ] microcode: Update skipped, already up-to-date
|
|
[INFO ] smm_do_relocation : curr_smbase 0x30000 perm_smbase 0x802edc00, cpu = 1
|
|
[DEBUG] In relocation handler: cpu 1
|
|
[DEBUG] New SMBASE=0x802edc00 IEDBASE=0x80400000
|
|
[DEBUG] Writing SMRR. base = 0x80000006, mask=0xff800800
|
|
[DEBUG] Relocation complete.
|
|
[INFO ] microcode: Update skipped, already up-to-date
|
|
[INFO ] smm_do_relocation : curr_smbase 0x30000 perm_smbase 0x802ed800, cpu = 2
|
|
[DEBUG] In relocation handler: cpu 2
|
|
[DEBUG] New SMBASE=0x802ed800 IEDBASE=0x80400000
|
|
[DEBUG] Writing SMRR. base = 0x80000006, mask=0xff800800
|
|
[DEBUG] Relocation complete.
|
|
[INFO ] microcode: Update skipped, already up-to-date
|
|
[INFO ] Initializing CPU #0
|
|
[DEBUG] CPU: vendor Intel device 306a9
|
|
[DEBUG] CPU: family 06, model 3a, stepping 09
|
|
[INFO ] CPU: Intel(R) Core(TM) i5-3475S CPU @ 2.90GHz.
|
|
[INFO ] CPU: cpuid(1) 0x306a9
|
|
[INFO ] CPU: AES supported
|
|
[INFO ] CPU: TXT supported
|
|
[INFO ] CPU: VT supported
|
|
[DEBUG] IA32_FEATURE_CONTROL already locked; VMX status: enabled
|
|
[DEBUG] IA32_FEATURE_CONTROL already locked
|
|
[INFO ] APIC: 00: PP0 current limit not set in devicetree
|
|
[INFO ] APIC: 00: PP0 PSI0 not set in devicetree
|
|
[INFO ] APIC: 00: PP0 PSI1 not set in devicetree
|
|
[INFO ] APIC: 00: PP0 PSI2 not set in devicetree
|
|
[INFO ] APIC: 00: PP1 current limit not set in devicetree
|
|
[INFO ] APIC: 00: PP1 PSI0 not set in devicetree
|
|
[INFO ] APIC: 00: PP1 PSI1 not set in devicetree
|
|
[INFO ] APIC: 00: PP1 PSI2 not set in devicetree
|
|
[DEBUG] cpu: energy policy set to 6
|
|
[DEBUG] model_x06ax: frequency set to 2900
|
|
[INFO ] Turbo is available but hidden
|
|
[INFO ] Turbo is available and visible
|
|
[INFO ] CPU #0 initialized
|
|
[INFO ] Initializing CPU #3
|
|
[INFO ] Initializing CPU #1
|
|
[INFO ] Initializing CPU #2
|
|
[DEBUG] CPU: vendor Intel device 306a9
|
|
[DEBUG] CPU: family 06, model 3a, stepping 09
|
|
[DEBUG] CPU: vendor Intel device 306a9
|
|
[DEBUG] CPU: family 06, model 3a, stepping 09
|
|
[INFO ] CPU: Intel(R) Core(TM) i5-3475S CPU @ 2.90GHz.
|
|
[INFO ] CPU: Intel(R) Core(TM) i5-3475S CPU @ 2.90GHz.
|
|
[DEBUG] CPU: vendor Intel device 306a9
|
|
[DEBUG] CPU: family 06, model 3a, stepping 09
|
|
[INFO ] CPU: cpuid(1) 0x306a9
|
|
[INFO ] CPU: Intel(R) Core(TM) i5-3475S CPU @ 2.90GHz.
|
|
[INFO ] CPU: AES supported
|
|
[INFO ] CPU: TXT supported
|
|
[INFO ] CPU: VT supported
|
|
[INFO ] CPU: cpuid(1) 0x306a9
|
|
[DEBUG] IA32_FEATURE_CONTROL already locked; VMX status: enabled
|
|
[INFO ] CPU: cpuid(1) 0x306a9
|
|
[INFO ] CPU: AES supported
|
|
[INFO ] CPU: TXT supported
|
|
[INFO ] CPU: VT supported
|
|
[DEBUG] IA32_FEATURE_CONTROL already locked
|
|
[INFO ] CPU: AES supported
|
|
[INFO ] CPU: TXT supported
|
|
[INFO ] CPU: VT supported
|
|
[DEBUG] cpu: energy policy set to 6
|
|
[DEBUG] IA32_FEATURE_CONTROL already locked; VMX status: enabled
|
|
[DEBUG] IA32_FEATURE_CONTROL already locked; VMX status: enabled
|
|
[DEBUG] model_x06ax: frequency set to 2900
|
|
[INFO ] CPU #1 initialized
|
|
[DEBUG] IA32_FEATURE_CONTROL already locked
|
|
[DEBUG] IA32_FEATURE_CONTROL already locked
|
|
[DEBUG] cpu: energy policy set to 6
|
|
[DEBUG] cpu: energy policy set to 6
|
|
[DEBUG] model_x06ax: frequency set to 2900
|
|
[INFO ] CPU #2 initialized
|
|
[DEBUG] model_x06ax: frequency set to 2900
|
|
[INFO ] CPU #3 initialized
|
|
[INFO ] bsp_do_flight_plan done after 597 msecs.
|
|
[DEBUG] SMI_STS:
|
|
[DEBUG] GPE0_STS: GPIO14 GPIO11 GPIO10 GPIO9 GPIO6
|
|
[DEBUG] ALT_GP_SMI_STS: GPI14 GPI13 GPI11 GPI10 GPI9 GPI8 GPI6 GPI5 GPI4 GPI3 GPI2 GPI1
|
|
[DEBUG] TCO_STS:
|
|
[DEBUG] Locking SMM.
|
|
[DEBUG] CPU_CLUSTER: 0 init finished in 904 msecs
|
|
[INFO ] POST: 0x75
|
|
[INFO ] POST: 0x75
|
|
[INFO ] POST: 0x75
|
|
[INFO ] POST: 0x75
|
|
[INFO ] POST: 0x75
|
|
[INFO ] POST: 0x75
|
|
[DEBUG] PCI: 00:00:00.0 init
|
|
[DEBUG] Disabling PEG11.
|
|
[DEBUG] Disabling Device 7.
|
|
[DEBUG] Set BIOS_RESET_CPL
|
|
[DEBUG] CPU TDP: 65 Watts
|
|
[DEBUG] PCI: 00:00:00.0 init finished in 13 msecs
|
|
[INFO ] POST: 0x75
|
|
[DEBUG] PCI: 00:00:01.0 init
|
|
[DEBUG] PCI: 00:00:01.0 init finished in 0 msecs
|
|
[INFO ] POST: 0x75
|
|
[INFO ] POST: 0x75
|
|
[DEBUG] PCI: 00:00:02.0 init
|
|
[INFO ] CBFS: Found 'vbt.bin' @0x30f00 size 0x4e1 in mcache @0x7ffdc184
|
|
[INFO ] Timestamp - starting LZMA decompress (ignore for x86): 16616503336
|
|
[INFO ] Timestamp - finished LZMA decompress (ignore for x86): 16638937692
|
|
[INFO ] Found a VBT of 3902 bytes
|
|
[INFO ] GMA: Found VBT in CBFS
|
|
[INFO ] GMA: Found valid VBT in CBFS
|
|
[DEBUG] GT Power Management Init
|
|
[DEBUG] IVB GT2 35W Power Meter Weights
|
|
[DEBUG] GT Power Management Init (post VBIOS)
|
|
[4.412459] HW.GFX.GMA.Initialize
|
|
[4.415384] HW.GFX.GMA.Panel.Setup_PP_Sequencer
|
|
[4.419533] HW.GFX.GMA.Panel.Setup_PP_Sequencer
|
|
[4.423685] HW.GFX.GMA.Registers.Read: 0x00000000 <- 0x000c7208:PCH_PP_ON_DELAYS
|
|
[4.430775] HW.GFX.GMA.Registers.Read: 0x00000000 <- 0x000c720c:PCH_PP_OFF_DELAYS
|
|
[4.437952] HW.GFX.GMA.Registers.Read: 0x00186904 <- 0x000c7210:PCH_PP_DIVISOR
|
|
[4.444869] HW.GFX.GMA.Registers.Unset_And_Set_Mask: PCH_PP_ON_DELAYS
|
|
[4.450922] HW.GFX.GMA.Registers.Read: 0x00000000 <- 0x000c7208:PCH_PP_ON_DELAYS
|
|
[4.458012] HW.GFX.GMA.Registers.Write: 0x48340001 -> 0x000c7208:PCH_PP_ON_DELAYS
|
|
[4.465102] HW.GFX.GMA.Registers.Unset_And_Set_Mask: PCH_PP_OFF_DELAYS
|
|
[4.471241] HW.GFX.GMA.Registers.Read: 0x00000000 <- 0x000c720c:PCH_PP_OFF_DELAYS
|
|
[4.478418] HW.GFX.GMA.Registers.Write: 0x138801f4 -> 0x000c720c:PCH_PP_OFF_DELAYS
|
|
[4.485594] HW.GFX.GMA.Registers.Unset_And_Set_Mask: PCH_PP_DIVISOR
|
|
[4.491474] HW.GFX.GMA.Registers.Read: 0x00186904 <- 0x000c7210:PCH_PP_DIVISOR
|
|
[4.498390] HW.GFX.GMA.Registers.Write: 0x00186904 -> 0x000c7210:PCH_PP_DIVISOR
|
|
[4.505307] HW.GFX.GMA.Registers.Unset_And_Set_Mask: PCH_PP_CONTROL
|
|
[4.511186] HW.GFX.GMA.Registers.Read: 0x00000000 <- 0x000c7204:PCH_PP_CONTROL
|
|
[4.518102] HW.GFX.GMA.Registers.Write: 0xabcd0002 -> 0x000c7204:PCH_PP_CONTROL
|
|
[4.525020] HW.GFX.GMA.Registers.Is_Set_Mask: PCH_LVDS
|
|
[4.529775] HW.GFX.GMA.Registers.Read: 0x00000000 <- 0x000e1180:PCH_LVDS
|
|
[4.536173] HW.GFX.GMA.Registers.Is_Set_Mask: DDI_BUF_CTL_A
|
|
[4.541360] HW.GFX.GMA.Registers.Read: 0x00000018 <- 0x00064000:DDI_BUF_CTL_A
|
|
[4.548192] HW.GFX.GMA.Registers.Is_Set_Mask: PCH_HDMIB
|
|
[4.553034] HW.GFX.GMA.Registers.Read: 0x0000001c <- 0x000e1140:PCH_HDMIB
|
|
[4.559518] HW.GFX.GMA.Registers.Is_Set_Mask: PCH_DP_B
|
|
[4.564274] HW.GFX.GMA.Registers.Read: 0x00000004 <- 0x000e4100:PCH_DP_B
|
|
[4.570672] HW.GFX.GMA.Registers.Unset_And_Set_Mask: SHOTPLUG_CTL
|
|
[4.576379] HW.GFX.GMA.Registers.Read: 0x00000000 <- 0x000c4030:SHOTPLUG_CTL
|
|
[4.583123] HW.GFX.GMA.Registers.Write: 0x00000013 -> 0x000c4030:SHOTPLUG_CTL
|
|
[4.589867] HW.GFX.GMA.Registers.Is_Set_Mask: PCH_HDMIC
|
|
[4.594709] HW.GFX.GMA.Registers.Read: 0x0000001c <- 0x000e1150:PCH_HDMIC
|
|
[4.601193] HW.GFX.GMA.Registers.Is_Set_Mask: PCH_DP_C
|
|
[4.605949] HW.GFX.GMA.Registers.Read: 0x00000004 <- 0x000e4200:PCH_DP_C
|
|
[4.612346] HW.GFX.GMA.Registers.Unset_And_Set_Mask: SHOTPLUG_CTL
|
|
[4.618054] HW.GFX.GMA.Registers.Read: 0x00000010 <- 0x000c4030:SHOTPLUG_CTL
|
|
[4.624797] HW.GFX.GMA.Registers.Write: 0x00001310 -> 0x000c4030:SHOTPLUG_CTL
|
|
[4.631541] HW.GFX.GMA.Registers.Is_Set_Mask: PCH_HDMID
|
|
[4.636383] HW.GFX.GMA.Registers.Read: 0x0000001c <- 0x000e1160:PCH_HDMID
|
|
[4.642867] HW.GFX.GMA.Registers.Is_Set_Mask: PCH_DP_D
|
|
[4.647623] HW.GFX.GMA.Registers.Read: 0x00000004 <- 0x000e4300:PCH_DP_D
|
|
[4.654021] HW.GFX.GMA.Registers.Unset_And_Set_Mask: SHOTPLUG_CTL
|
|
[4.659728] HW.GFX.GMA.Registers.Read: 0x00001010 <- 0x000c4030:SHOTPLUG_CTL
|
|
[4.666472] HW.GFX.GMA.Registers.Write: 0x00131010 -> 0x000c4030:SHOTPLUG_CTL
|
|
[4.673317] HW.GFX.GMA.Registers.Set_Mask: 0x80000000 .S CPU_VGACNTRL
|
|
[4.679291] HW.GFX.GMA.Registers.Read: 0x00002900 <- 0x00041000:CPU_VGACNTRL
|
|
[4.686035] HW.GFX.GMA.Registers.Write: 0x80002900 -> 0x00041000:CPU_VGACNTRL
|
|
[4.692779] HW.GFX.GMA.Registers.Write: 0x00001402 -> 0x000c6200:PCH_DREF_CONTROL
|
|
[4.699870] HW.GFX.GMA.Registers.Read: 0x00001402 <- 0x000c6200:PCH_DREF_CONTROL
|
|
[4.706960] HW.GFX.GMA.Registers.Unset_And_Set_Mask: PCH_RAWCLK_FREQ
|
|
[4.712924] HW.GFX.GMA.Registers.Read: 0x0000007d <- 0x000c6204:PCH_RAWCLK_FREQ
|
|
[4.719927] HW.GFX.GMA.Registers.Write: 0x0000007d -> 0x000c6204:PCH_RAWCLK_FREQ
|
|
[4.726932] HW.GFX.GMA.Display_Probing.Read_EDID
|
|
[4.731167] HW.GFX.GMA.Registers.Is_Set_Mask: PCH_DP_AUX_CTL_B
|
|
[4.736615] HW.GFX.GMA.Registers.Read: 0x00050000 <- 0x000e4110:PCH_DP_AUX_CTL_B
|
|
[4.743704] HW.GFX.GMA.Registers.Write: 0x40005000 -> 0x000e4114:PCH_DP_AUX_DATA_B_1
|
|
[4.751054] HW.GFX.GMA.Registers.Unset_And_Set_Mask: PCH_DP_AUX_CTL_B
|
|
[4.757107] HW.GFX.GMA.Registers.Read: 0x00050000 <- 0x000e4110:PCH_DP_AUX_CTL_B
|
|
[4.764196] HW.GFX.GMA.Registers.Write: 0xd635003f -> 0x000e4110:PCH_DP_AUX_CTL_B
|
|
[4.771287] HW.GFX.GMA.Registers.Wait: 0x00000000 <- 0x80000000 & 0x000e4110:PCH_DP_AUX_CTL_B
|
|
[4.779502] HW.GFX.GMA.Registers.Read: 0x5545003f <- 0x000e4110:PCH_DP_AUX_CTL_B
|
|
[4.786589] HW.GFX.GMA.Registers.Is_Set_Mask: PCH_DP_AUX_CTL_B
|
|
[4.792037] HW.GFX.GMA.Registers.Read: 0x5545003f <- 0x000e4110:PCH_DP_AUX_CTL_B
|
|
[4.799127] HW.GFX.GMA.Registers.Write: 0x40005000 -> 0x000e4114:PCH_DP_AUX_DATA_B_1
|
|
[4.806476] HW.GFX.GMA.Registers.Unset_And_Set_Mask: PCH_DP_AUX_CTL_B
|
|
[4.812530] HW.GFX.GMA.Registers.Read: 0x5545003f <- 0x000e4110:PCH_DP_AUX_CTL_B
|
|
[4.819619] HW.GFX.GMA.Registers.Write: 0xd635003f -> 0x000e4110:PCH_DP_AUX_CTL_B
|
|
[4.826710] HW.GFX.GMA.Registers.Wait: 0x00000000 <- 0x80000000 & 0x000e4110:PCH_DP_AUX_CTL_B
|
|
[4.834925] HW.GFX.GMA.Registers.Read: 0x5545003f <- 0x000e4110:PCH_DP_AUX_CTL_B
|
|
[4.842012] HW.GFX.GMA.Registers.Is_Set_Mask: PCH_DP_AUX_CTL_B
|
|
[4.847460] HW.GFX.GMA.Registers.Read: 0x5545003f <- 0x000e4110:PCH_DP_AUX_CTL_B
|
|
[4.854549] HW.GFX.GMA.Registers.Write: 0x40005000 -> 0x000e4114:PCH_DP_AUX_DATA_B_1
|
|
[4.861899] HW.GFX.GMA.Registers.Unset_And_Set_Mask: PCH_DP_AUX_CTL_B
|
|
[4.867951] HW.GFX.GMA.Registers.Read: 0x5545003f <- 0x000e4110:PCH_DP_AUX_CTL_B
|
|
[4.875041] HW.GFX.GMA.Registers.Write: 0xd635003f -> 0x000e4110:PCH_DP_AUX_CTL_B
|
|
[4.882131] HW.GFX.GMA.Registers.Wait: 0x00000000 <- 0x80000000 & 0x000e4110:PCH_DP_AUX_CTL_B
|
|
[4.890346] HW.GFX.GMA.Registers.Read: 0x5545003f <- 0x000e4110:PCH_DP_AUX_CTL_B
|
|
[4.897434] HW.GFX.GMA.Display_Probing.Read_EDID
|
|
[4.901671] HW.GFX.GMA.I2C.I2C_Read
|
|
[4.904783] HW.GFX.GMA.I2C.Init_GMBUS
|
|
[4.908068] HW.GFX.GMA.Registers.Wait: 0x00000000 <- 0x00008000 & 0x000c5108:PCH_GMBUS2
|
|
[4.915764] HW.GFX.GMA.Registers.Write: 0x00000000 -> 0x000c5110:PCH_GMBUS4
|
|
[4.922336] HW.GFX.GMA.Registers.Write: 0x00000000 -> 0x000c5120:PCH_GMBUS5
|
|
[4.928907] HW.GFX.GMA.Registers.Write: 0x00000005 -> 0x000c5100:PCH_GMBUS0
|
|
[4.935479] HW.GFX.GMA.I2C.Check_And_Reset
|
|
[4.939196] HW.GFX.GMA.Registers.Read: 0x00008800 <- 0x000c5108:PCH_GMBUS2
|
|
[4.945768] HW.GFX.GMA.Registers.Write: 0x468000a1 -> 0x000c5104:PCH_GMBUS1
|
|
[4.952339] HW.GFX.GMA.Registers.Wait: 0x00000800 <- 0x00000800 & 0x000c5108:PCH_GMBUS2
|
|
[4.960034] HW.GFX.GMA.Registers.Read: 0x00008a08 <- 0x000c5108:PCH_GMBUS2
|
|
[4.966605] HW.GFX.GMA.Registers.Read: 0xffffff00 <- 0x000c510c:PCH_GMBUS3
|
|
[4.973176] HW.GFX.GMA.Registers.Wait: 0x00000800 <- 0x00000800 & 0x000c5108:PCH_GMBUS2
|
|
[4.980872] HW.GFX.GMA.Registers.Read: 0x00008a0c <- 0x000c5108:PCH_GMBUS2
|
|
[4.987443] HW.GFX.GMA.Registers.Read: 0x00ffffff <- 0x000c510c:PCH_GMBUS3
|
|
[4.994013] HW.GFX.GMA.Registers.Wait: 0x00000800 <- 0x00000800 & 0x000c5108:PCH_GMBUS2
|
|
[5.001709] HW.GFX.GMA.Registers.Read: 0x00008a10 <- 0x000c5108:PCH_GMBUS2
|
|
[5.008280] HW.GFX.GMA.Registers.Read: 0x00001863 <- 0x000c510c:PCH_GMBUS3
|
|
[5.014851] HW.GFX.GMA.Registers.Wait: 0x00000800 <- 0x00000800 & 0x000c5108:PCH_GMBUS2
|
|
[5.022546] HW.GFX.GMA.Registers.Read: 0x00008a14 <- 0x000c5108:PCH_GMBUS2
|
|
[5.029117] HW.GFX.GMA.Registers.Read: 0x00000000 <- 0x000c510c:PCH_GMBUS3
|
|
[5.035687] HW.GFX.GMA.Registers.Wait: 0x00000800 <- 0x00000800 & 0x000c5108:PCH_GMBUS2
|
|
[5.043384] HW.GFX.GMA.Registers.Read: 0x00008a18 <- 0x000c5108:PCH_GMBUS2
|
|
[5.049953] HW.GFX.GMA.Registers.Read: 0x03011e06 <- 0x000c510c:PCH_GMBUS3
|
|
[5.056524] HW.GFX.GMA.Registers.Wait: 0x00000800 <- 0x00000800 & 0x000c5108:PCH_GMBUS2
|
|
[5.064219] HW.GFX.GMA.Registers.Read: 0x00008a1c <- 0x000c5108:PCH_GMBUS2
|
|
[5.070790] HW.GFX.GMA.Registers.Read: 0x78000080 <- 0x000c510c:PCH_GMBUS3
|
|
[5.077361] HW.GFX.GMA.Registers.Wait: 0x00000800 <- 0x00000800 & 0x000c5108:PCH_GMBUS2
|
|
[5.085056] HW.GFX.GMA.Registers.Read: 0x00008a20 <- 0x000c5108:PCH_GMBUS2
|
|
[5.091627] HW.GFX.GMA.Registers.Read: 0xa2a5d70a <- 0x000c510c:PCH_GMBUS3
|
|
[5.098198] HW.GFX.GMA.Registers.Wait: 0x00000800 <- 0x00000800 & 0x000c5108:PCH_GMBUS2
|
|
[5.105894] HW.GFX.GMA.Registers.Read: 0x00008a24 <- 0x000c5108:PCH_GMBUS2
|
|
[5.112465] HW.GFX.GMA.Registers.Read: 0x24964a59 <- 0x000c510c:PCH_GMBUS3
|
|
[5.119034] HW.GFX.GMA.Registers.Wait: 0x00000800 <- 0x00000800 & 0x000c5108:PCH_GMBUS2
|
|
[5.126730] HW.GFX.GMA.Registers.Read: 0x00008a28 <- 0x000c5108:PCH_GMBUS2
|
|
[5.133301] HW.GFX.GMA.Registers.Read: 0xa3545014 <- 0x000c510c:PCH_GMBUS3
|
|
[5.139871] HW.GFX.GMA.Registers.Wait: 0x00000800 <- 0x00000800 & 0x000c5108:PCH_GMBUS2
|
|
[5.147566] HW.GFX.GMA.Registers.Read: 0x00008a2c <- 0x000c5108:PCH_GMBUS2
|
|
[5.154137] HW.GFX.GMA.Registers.Read: 0xc0810008 <- 0x000c510c:PCH_GMBUS3
|
|
[5.160707] HW.GFX.GMA.Registers.Wait: 0x00000800 <- 0x00000800 & 0x000c5108:PCH_GMBUS2
|
|
[5.168404] HW.GFX.GMA.Registers.Read: 0x00008a30 <- 0x000c5108:PCH_GMBUS2
|
|
[5.174975] HW.GFX.GMA.Registers.Read: 0x01010101 <- 0x000c510c:PCH_GMBUS3
|
|
[5.181545] HW.GFX.GMA.Registers.Wait: 0x00000800 <- 0x00000800 & 0x000c5108:PCH_GMBUS2
|
|
[5.189240] HW.GFX.GMA.Registers.Read: 0x00008a34 <- 0x000c5108:PCH_GMBUS2
|
|
[5.195811] HW.GFX.GMA.Registers.Read: 0x01010101 <- 0x000c510c:PCH_GMBUS3
|
|
[5.202382] HW.GFX.GMA.Registers.Wait: 0x00000800 <- 0x00000800 & 0x000c5108:PCH_GMBUS2
|
|
[5.210078] HW.GFX.GMA.Registers.Read: 0x00008a38 <- 0x000c5108:PCH_GMBUS2
|
|
[5.216649] HW.GFX.GMA.Registers.Read: 0x01010101 <- 0x000c510c:PCH_GMBUS3
|
|
[5.223219] HW.GFX.GMA.Registers.Wait: 0x00000800 <- 0x00000800 & 0x000c5108:PCH_GMBUS2
|
|
[5.230914] HW.GFX.GMA.Registers.Read: 0x00008a3c <- 0x000c5108:PCH_GMBUS2
|
|
[5.237485] HW.GFX.GMA.Registers.Read: 0x21660101 <- 0x000c510c:PCH_GMBUS3
|
|
[5.244055] HW.GFX.GMA.Registers.Wait: 0x00000800 <- 0x00000800 & 0x000c5108:PCH_GMBUS2
|
|
[5.251752] HW.GFX.GMA.Registers.Read: 0x00008a40 <- 0x000c5108:PCH_GMBUS2
|
|
[5.258323] HW.GFX.GMA.Registers.Read: 0x0051aa56 <- 0x000c510c:PCH_GMBUS3
|
|
[5.264894] HW.GFX.GMA.Registers.Wait: 0x00000800 <- 0x00000800 & 0x000c5108:PCH_GMBUS2
|
|
[5.272589] HW.GFX.GMA.Registers.Read: 0x00008a44 <- 0x000c5108:PCH_GMBUS2
|
|
[5.279160] HW.GFX.GMA.Registers.Read: 0x8f46301e <- 0x000c510c:PCH_GMBUS3
|
|
[5.285730] HW.GFX.GMA.Registers.Wait: 0x00000800 <- 0x00000800 & 0x000c5108:PCH_GMBUS2
|
|
[5.293427] HW.GFX.GMA.Registers.Read: 0x00008a48 <- 0x000c5108:PCH_GMBUS2
|
|
[5.299998] HW.GFX.GMA.Registers.Read: 0x433f0033 <- 0x000c510c:PCH_GMBUS3
|
|
[5.306568] HW.GFX.GMA.Registers.Wait: 0x00000800 <- 0x00000800 & 0x000c5108:PCH_GMBUS2
|
|
[5.314265] HW.GFX.GMA.Registers.Read: 0x00008a4c <- 0x000c5108:PCH_GMBUS2
|
|
[5.320835] HW.GFX.GMA.Registers.Read: 0x1e000021 <- 0x000c510c:PCH_GMBUS3
|
|
[5.327405] HW.GFX.GMA.Registers.Wait: 0x00000800 <- 0x00000800 & 0x000c5108:PCH_GMBUS2
|
|
[5.335102] HW.GFX.GMA.Registers.Read: 0x00008a50 <- 0x000c5108:PCH_GMBUS2
|
|
[5.341673] HW.GFX.GMA.Registers.Read: 0x18803a02 <- 0x000c510c:PCH_GMBUS3
|
|
[5.348244] HW.GFX.GMA.Registers.Wait: 0x00000800 <- 0x00000800 & 0x000c5108:PCH_GMBUS2
|
|
[5.355941] HW.GFX.GMA.Registers.Read: 0x00008a54 <- 0x000c5108:PCH_GMBUS2
|
|
[5.362511] HW.GFX.GMA.Registers.Read: 0x402d3871 <- 0x000c510c:PCH_GMBUS3
|
|
[5.369081] HW.GFX.GMA.Registers.Wait: 0x00000800 <- 0x00000800 & 0x000c5108:PCH_GMBUS2
|
|
[5.376778] HW.GFX.GMA.Registers.Read: 0x00008a58 <- 0x000c5108:PCH_GMBUS2
|
|
[5.383349] HW.GFX.GMA.Registers.Read: 0x00452c58 <- 0x000c510c:PCH_GMBUS3
|
|
[5.389919] HW.GFX.GMA.Registers.Wait: 0x00000800 <- 0x00000800 & 0x000c5108:PCH_GMBUS2
|
|
[5.397616] HW.GFX.GMA.Registers.Read: 0x00008a5c <- 0x000c5108:PCH_GMBUS2
|
|
[5.404186] HW.GFX.GMA.Registers.Read: 0x0021433f <- 0x000c510c:PCH_GMBUS3
|
|
[5.410757] HW.GFX.GMA.Registers.Wait: 0x00000800 <- 0x00000800 & 0x000c5108:PCH_GMBUS2
|
|
[5.418453] HW.GFX.GMA.Registers.Read: 0x00008a60 <- 0x000c5108:PCH_GMBUS2
|
|
[5.425024] HW.GFX.GMA.Registers.Read: 0x00001a00 <- 0x000c510c:PCH_GMBUS3
|
|
[5.431594] HW.GFX.GMA.Registers.Wait: 0x00000800 <- 0x00000800 & 0x000c5108:PCH_GMBUS2
|
|
[5.439290] HW.GFX.GMA.Registers.Read: 0x00008a64 <- 0x000c5108:PCH_GMBUS2
|
|
[5.445861] HW.GFX.GMA.Registers.Read: 0x1e00fd00 <- 0x000c510c:PCH_GMBUS3
|
|
[5.452431] HW.GFX.GMA.Registers.Wait: 0x00000800 <- 0x00000800 & 0x000c5108:PCH_GMBUS2
|
|
[5.460128] HW.GFX.GMA.Registers.Read: 0x00008a68 <- 0x000c5108:PCH_GMBUS2
|
|
[5.466697] HW.GFX.GMA.Registers.Read: 0x1e5a1e4c <- 0x000c510c:PCH_GMBUS3
|
|
[5.473269] HW.GFX.GMA.Registers.Wait: 0x00000800 <- 0x00000800 & 0x000c5108:PCH_GMBUS2
|
|
[5.480964] HW.GFX.GMA.Registers.Read: 0x00008a6c <- 0x000c5108:PCH_GMBUS2
|
|
[5.487535] HW.GFX.GMA.Registers.Read: 0x20200a00 <- 0x000c510c:PCH_GMBUS3
|
|
[5.494105] HW.GFX.GMA.Registers.Wait: 0x00000800 <- 0x00000800 & 0x000c5108:PCH_GMBUS2
|
|
[5.501802] HW.GFX.GMA.Registers.Read: 0x00008a70 <- 0x000c5108:PCH_GMBUS2
|
|
[5.508373] HW.GFX.GMA.Registers.Read: 0x20202020 <- 0x000c510c:PCH_GMBUS3
|
|
[5.514944] HW.GFX.GMA.Registers.Wait: 0x00000800 <- 0x00000800 & 0x000c5108:PCH_GMBUS2
|
|
[5.522640] HW.GFX.GMA.Registers.Read: 0x00008a74 <- 0x000c5108:PCH_GMBUS2
|
|
[5.529211] HW.GFX.GMA.Registers.Read: 0xfc000000 <- 0x000c510c:PCH_GMBUS3
|
|
[5.535781] HW.GFX.GMA.Registers.Wait: 0x00000800 <- 0x00000800 & 0x000c5108:PCH_GMBUS2
|
|
[5.543477] HW.GFX.GMA.Registers.Read: 0x00008a78 <- 0x000c5108:PCH_GMBUS2
|
|
[5.550048] HW.GFX.GMA.Registers.Read: 0x41414100 <- 0x000c510c:PCH_GMBUS3
|
|
[5.556619] HW.GFX.GMA.Registers.Wait: 0x00000800 <- 0x00000800 & 0x000c5108:PCH_GMBUS2
|
|
[5.564314] HW.GFX.GMA.Registers.Read: 0x00008a7c <- 0x000c5108:PCH_GMBUS2
|
|
[5.570885] HW.GFX.GMA.Registers.Read: 0x2020200a <- 0x000c510c:PCH_GMBUS3
|
|
[5.577455] HW.GFX.GMA.Registers.Wait: 0x00000800 <- 0x00000800 & 0x000c5108:PCH_GMBUS2
|
|
[5.585151] HW.GFX.GMA.Registers.Read: 0x0000ca00 <- 0x000c5108:PCH_GMBUS2
|
|
[5.591722] HW.GFX.GMA.Registers.Read: 0x20202020 <- 0x000c510c:PCH_GMBUS3
|
|
[5.598292] HW.GFX.GMA.Registers.Wait: 0x00000800 <- 0x00000800 & 0x000c5108:PCH_GMBUS2
|
|
[5.605989] HW.GFX.GMA.Registers.Read: 0x0000ca00 <- 0x000c5108:PCH_GMBUS2
|
|
[5.612560] HW.GFX.GMA.Registers.Read: 0x24012020 <- 0x000c510c:PCH_GMBUS3
|
|
[5.619130] HW.GFX.GMA.Registers.Wait: 0x00004000 <- 0x00004000 & 0x000c5108:PCH_GMBUS2
|
|
[5.626825] HW.GFX.GMA.Registers.Write: 0x48000000 -> 0x000c5104:PCH_GMBUS1
|
|
[5.633396] HW.GFX.GMA.Registers.Wait: 0x00000000 <- 0x00000200 & 0x000c5108:PCH_GMBUS2
|
|
[5.641092] HW.GFX.GMA.I2C.Release_GMBUS
|
|
[5.644636] HW.GFX.GMA.Registers.Write: 0x00000000 -> 0x000c5100:PCH_GMBUS0
|
|
[5.651208] HW.GFX.GMA.Registers.Write: 0x00008000 -> 0x000c5108:PCH_GMBUS2
|
|
[5.657779] EDID+0x0000: 00 ff ff ff ff ff ff 00 63 18 00 00 00 00 00 00
|
|
[5.664350] EDID+0x0010: 06 1e 01 03 80 00 00 78 0a d7 a5 a2 59 4a 96 24
|
|
[5.670921] EDID+0x0020: 14 50 54 a3 08 00 81 c0 01 01 01 01 01 01 01 01
|
|
[5.677493] EDID+0x0030: 01 01 01 01 01 01 66 21 56 aa 51 00 1e 30 46 8f
|
|
[5.684064] EDID+0x0040: 33 00 3f 43 21 00 00 1e 02 3a 80 18 71 38 2d 40
|
|
[5.690635] EDID+0x0050: 58 2c 45 00 3f 43 21 00 00 1a 00 00 00 fd 00 1e
|
|
[5.697207] EDID+0x0060: 4c 1e 5a 1e 00 0a 20 20 20 20 20 20 00 00 00 fc
|
|
[5.703777] EDID+0x0070: 00 41 41 41 0a 20 20 20 20 20 20 20 20 20 01 24
|
|
[5.710349] HW.GFX.GMA.Display_Probing.Read_EDID
|
|
[5.714585] HW.GFX.GMA.Registers.Is_Set_Mask: PCH_DP_AUX_CTL_B
|
|
[5.720032] HW.GFX.GMA.Registers.Read: 0x5545003f <- 0x000e4110:PCH_DP_AUX_CTL_B
|
|
[5.727121] HW.GFX.GMA.Registers.Write: 0x40005000 -> 0x000e4114:PCH_DP_AUX_DATA_B_1
|
|
[5.734471] HW.GFX.GMA.Registers.Unset_And_Set_Mask: PCH_DP_AUX_CTL_B
|
|
[5.740523] HW.GFX.GMA.Registers.Read: 0x5545003f <- 0x000e4110:PCH_DP_AUX_CTL_B
|
|
[5.747613] HW.GFX.GMA.Registers.Write: 0xd635003f -> 0x000e4110:PCH_DP_AUX_CTL_B
|
|
[5.754704] HW.GFX.GMA.Registers.Wait: 0x00000000 <- 0x80000000 & 0x000e4110:PCH_DP_AUX_CTL_B
|
|
[5.762918] HW.GFX.GMA.Registers.Read: 0x5545003f <- 0x000e4110:PCH_DP_AUX_CTL_B
|
|
[5.770008] HW.GFX.GMA.Registers.Is_Set_Mask: PCH_DP_AUX_CTL_B
|
|
[5.775455] HW.GFX.GMA.Registers.Read: 0x5545003f <- 0x000e4110:PCH_DP_AUX_CTL_B
|
|
[5.782544] HW.GFX.GMA.Registers.Write: 0x40005000 -> 0x000e4114:PCH_DP_AUX_DATA_B_1
|
|
[5.789895] HW.GFX.GMA.Registers.Unset_And_Set_Mask: PCH_DP_AUX_CTL_B
|
|
[5.795947] HW.GFX.GMA.Registers.Read: 0x5545003f <- 0x000e4110:PCH_DP_AUX_CTL_B
|
|
[5.803036] HW.GFX.GMA.Registers.Write: 0xd635003f -> 0x000e4110:PCH_DP_AUX_CTL_B
|
|
[5.810127] HW.GFX.GMA.Registers.Wait: 0x00000000 <- 0x80000000 & 0x000e4110:PCH_DP_AUX_CTL_B
|
|
[5.818341] HW.GFX.GMA.Registers.Read: 0x5545003f <- 0x000e4110:PCH_DP_AUX_CTL_B
|
|
[5.825431] HW.GFX.GMA.Registers.Is_Set_Mask: PCH_DP_AUX_CTL_B
|
|
[5.830878] HW.GFX.GMA.Registers.Read: 0x5545003f <- 0x000e4110:PCH_DP_AUX_CTL_B
|
|
[5.837967] HW.GFX.GMA.Registers.Write: 0x40005000 -> 0x000e4114:PCH_DP_AUX_DATA_B_1
|
|
[5.845318] HW.GFX.GMA.Registers.Unset_And_Set_Mask: PCH_DP_AUX_CTL_B
|
|
[5.851370] HW.GFX.GMA.Registers.Read: 0x5545003f <- 0x000e4110:PCH_DP_AUX_CTL_B
|
|
[5.858459] HW.GFX.GMA.Registers.Write: 0xd635003f -> 0x000e4110:PCH_DP_AUX_CTL_B
|
|
[5.865550] HW.GFX.GMA.Registers.Wait: 0x00000000 <- 0x80000000 & 0x000e4110:PCH_DP_AUX_CTL_B
|
|
[5.873764] HW.GFX.GMA.Registers.Read: 0x5545003f <- 0x000e4110:PCH_DP_AUX_CTL_B
|
|
[5.880854] HW.GFX.GMA.Display_Probing.Read_EDID
|
|
[5.885090] HW.GFX.GMA.I2C.I2C_Read
|
|
[5.888202] HW.GFX.GMA.I2C.Init_GMBUS
|
|
[5.891488] HW.GFX.GMA.Registers.Wait: 0x00000000 <- 0x00008000 & 0x000c5108:PCH_GMBUS2
|
|
[5.899184] HW.GFX.GMA.Registers.Write: 0x00000000 -> 0x000c5110:PCH_GMBUS4
|
|
[5.905756] HW.GFX.GMA.Registers.Write: 0x00000000 -> 0x000c5120:PCH_GMBUS5
|
|
[5.912327] HW.GFX.GMA.Registers.Write: 0x00000004 -> 0x000c5100:PCH_GMBUS0
|
|
[5.918898] HW.GFX.GMA.I2C.Check_And_Reset
|
|
[5.922615] HW.GFX.GMA.Registers.Read: 0x00008800 <- 0x000c5108:PCH_GMBUS2
|
|
[5.929186] HW.GFX.GMA.Registers.Write: 0x468000a1 -> 0x000c5104:PCH_GMBUS1
|
|
[5.935757] HW.GFX.GMA.Registers.Wait: 0x00000800 <- 0x00000800 & 0x000c5108:PCH_GMBUS2
|
|
[5.943454] HW.GFX.GMA.Registers.Read: 0x00008c00 <- 0x000c5108:PCH_GMBUS2
|
|
[5.950023] HW.GFX.GMA.Registers.Wait: 0x00000000 <- 0x00000200 & 0x000c5108:PCH_GMBUS2
|
|
[5.957719] HW.GFX.GMA.Registers.Write: 0x80000000 -> 0x000c5104:PCH_GMBUS1
|
|
[5.964290] HW.GFX.GMA.Registers.Write: 0x00000000 -> 0x000c5104:PCH_GMBUS1
|
|
[5.970861] HW.GFX.GMA.I2C.Release_GMBUS
|
|
[5.974405] HW.GFX.GMA.Registers.Write: 0x00000000 -> 0x000c5100:PCH_GMBUS0
|
|
[5.980976] HW.GFX.GMA.Registers.Write: 0x00008000 -> 0x000c5108:PCH_GMBUS2
|
|
[5.987547] HW.GFX.GMA.Display_Probing.Read_EDID
|
|
[5.991784] HW.GFX.GMA.I2C.I2C_Read
|
|
[5.994895] HW.GFX.GMA.I2C.Init_GMBUS
|
|
[5.998180] HW.GFX.GMA.Registers.Wait: 0x00000000 <- 0x00008000 & 0x000c5108:PCH_GMBUS2
|
|
[6.005876] HW.GFX.GMA.Registers.Write: 0x00000000 -> 0x000c5110:PCH_GMBUS4
|
|
[6.012448] HW.GFX.GMA.Registers.Write: 0x00000000 -> 0x000c5120:PCH_GMBUS5
|
|
[6.019020] HW.GFX.GMA.Registers.Write: 0x00000006 -> 0x000c5100:PCH_GMBUS0
|
|
[6.025591] HW.GFX.GMA.I2C.Check_And_Reset
|
|
[6.029308] HW.GFX.GMA.Registers.Read: 0x00008000 <- 0x000c5108:PCH_GMBUS2
|
|
[6.035879] HW.GFX.GMA.Registers.Write: 0x468000a1 -> 0x000c5104:PCH_GMBUS1
|
|
[6.042451] HW.GFX.GMA.Registers.Wait: 0x00000800 <- 0x00000800 & 0x000c5108:PCH_GMBUS2
|
|
[6.050146] HW.GFX.GMA.Registers.Read: 0x00008c00 <- 0x000c5108:PCH_GMBUS2
|
|
[6.056716] HW.GFX.GMA.Registers.Wait: 0x00000000 <- 0x00000200 & 0x000c5108:PCH_GMBUS2
|
|
[6.064411] HW.GFX.GMA.Registers.Write: 0x80000000 -> 0x000c5104:PCH_GMBUS1
|
|
[6.070982] HW.GFX.GMA.Registers.Write: 0x00000000 -> 0x000c5104:PCH_GMBUS1
|
|
[6.077553] HW.GFX.GMA.I2C.Release_GMBUS
|
|
[6.081098] HW.GFX.GMA.Registers.Write: 0x00000000 -> 0x000c5100:PCH_GMBUS0
|
|
[6.087669] HW.GFX.GMA.Registers.Write: 0x00008000 -> 0x000c5108:PCH_GMBUS2
|
|
[6.094240] HW.GFX.GMA.Display_Probing.Read_EDID
|
|
[6.098476] HW.GFX.GMA.I2C.I2C_Read
|
|
[6.101589] HW.GFX.GMA.I2C.Init_GMBUS
|
|
[6.104874] HW.GFX.GMA.Registers.Wait: 0x00000000 <- 0x00008000 & 0x000c5108:PCH_GMBUS2
|
|
[6.112570] HW.GFX.GMA.Registers.Write: 0x00000000 -> 0x000c5110:PCH_GMBUS4
|
|
[6.119142] HW.GFX.GMA.Registers.Write: 0x00000000 -> 0x000c5120:PCH_GMBUS5
|
|
[6.125714] HW.GFX.GMA.Registers.Write: 0x00000002 -> 0x000c5100:PCH_GMBUS0
|
|
[6.132285] HW.GFX.GMA.I2C.Check_And_Reset
|
|
[6.136002] HW.GFX.GMA.Registers.Read: 0x00008000 <- 0x000c5108:PCH_GMBUS2
|
|
[6.142572] HW.GFX.GMA.Registers.Write: 0x468000a1 -> 0x000c5104:PCH_GMBUS1
|
|
[6.149144] HW.GFX.GMA.Registers.Wait: 0x00000800 <- 0x00000800 & 0x000c5108:PCH_GMBUS2
|
|
[6.156840] HW.GFX.GMA.Registers.Read: 0x00008c00 <- 0x000c5108:PCH_GMBUS2
|
|
[6.163409] HW.GFX.GMA.Registers.Wait: 0x00000000 <- 0x00000200 & 0x000c5108:PCH_GMBUS2
|
|
[6.171105] HW.GFX.GMA.Registers.Write: 0x80000000 -> 0x000c5104:PCH_GMBUS1
|
|
[6.177677] HW.GFX.GMA.Registers.Write: 0x00000000 -> 0x000c5104:PCH_GMBUS1
|
|
[6.184248] HW.GFX.GMA.I2C.Release_GMBUS
|
|
[6.187792] HW.GFX.GMA.Registers.Write: 0x00000000 -> 0x000c5100:PCH_GMBUS0
|
|
[6.194364] HW.GFX.GMA.Registers.Write: 0x00008000 -> 0x000c5108:PCH_GMBUS2
|
|
|
|
[6.201108] CONFIG =>
|
|
[6.203009] (Primary =>
|
|
[6.205430] (Port => HDMI1 ,
|
|
[6.208715] Framebuffer =>
|
|
[6.211567] (Width => 1366,
|
|
[6.215027] Height => 768,
|
|
[6.218398] Start_X => 0,
|
|
[6.221597] Start_Y => 0,
|
|
[6.224796] Stride => 1376,
|
|
[6.228254] V_Stride => 768,
|
|
[6.231625] Tiling => Linear ,
|
|
[6.235344] Rotation => No_Rotation,
|
|
[6.239406] Offset => 0x00000000,
|
|
[6.243124] BPC => 8),
|
|
[6.246151] Mode =>
|
|
[6.248399] (Dotclock => 85500000,
|
|
[6.252981] H_Visible => 1366,
|
|
[6.257217] H_Sync_Begin => 1436,
|
|
[6.261454] H_Sync_End => 1579,
|
|
[6.265690] H_Total => 1792,
|
|
[6.269926] V_Visible => 768,
|
|
[6.274076] V_Sync_Begin => 771,
|
|
[6.278226] V_Sync_End => 774,
|
|
[6.282376] V_Total => 798,
|
|
[6.286526] H_Sync_Active_High => True,
|
|
[6.290762] V_Sync_Active_High => True,
|
|
[6.294999] BPC => 5)),
|
|
[6.299149] Secondary =>
|
|
[6.301569] (Port => Disabled ,
|
|
[6.304855] Framebuffer =>
|
|
[6.307708] (Width => 1,
|
|
[6.310906] Height => 1,
|
|
[6.314105] Start_X => 0,
|
|
[6.317304] Start_Y => 0,
|
|
[6.320503] Stride => 1,
|
|
[6.323702] V_Stride => 1,
|
|
[6.326901] Tiling => Linear ,
|
|
[6.330618] Rotation => No_Rotation,
|
|
[6.334682] Offset => 0x00000000,
|
|
[6.338399] BPC => 8),
|
|
[6.341425] Mode =>
|
|
[6.343673] (Dotclock => 1000000,
|
|
[6.348170] H_Visible => 1,
|
|
[6.352147] H_Sync_Begin => 1,
|
|
[6.356124] H_Sync_End => 1,
|
|
[6.360101] H_Total => 1,
|
|
[6.364079] V_Visible => 1,
|
|
[6.368056] V_Sync_Begin => 1,
|
|
[6.372033] V_Sync_End => 1,
|
|
[6.376010] V_Total => 1,
|
|
[6.379988] H_Sync_Active_High => False,
|
|
[6.384310] V_Sync_Active_High => False,
|
|
[6.388633] BPC => 5)),
|
|
[6.392784] Tertiary =>
|
|
[6.395204] (Port => Disabled ,
|
|
[6.398489] Framebuffer =>
|
|
[6.401343] (Width => 1,
|
|
[6.404542] Height => 1,
|
|
[6.407741] Start_X => 0,
|
|
[6.410940] Start_Y => 0,
|
|
[6.414139] Stride => 1,
|
|
[6.417338] V_Stride => 1,
|
|
[6.420537] Tiling => Linear ,
|
|
[6.424254] Rotation => No_Rotation,
|
|
[6.428318] Offset => 0x00000000,
|
|
[6.432035] BPC => 8),
|
|
[6.435061] Mode =>
|
|
[6.437309] (Dotclock => 1000000,
|
|
[6.441805] H_Visible => 1,
|
|
[6.445782] H_Sync_Begin => 1,
|
|
[6.449759] H_Sync_End => 1,
|
|
[6.453736] H_Total => 1,
|
|
[6.457713] V_Visible => 1,
|
|
[6.461691] V_Sync_Begin => 1,
|
|
[6.465667] V_Sync_End => 1,
|
|
[6.469644] V_Total => 1,
|
|
[6.473622] H_Sync_Active_High => False,
|
|
[6.477945] V_Sync_Active_High => False,
|
|
[6.482268] BPC => 5)));
|
|
|
|
[6.487429] Trying to enable port HDMI1
|
|
[6.491320] HW.GFX.GMA.Connector_Info.Preferred_Link_Setting
|
|
[6.496594] HW.GFX.GMA.PLLs.Alloc
|
|
[6.499533] HW.GFX.GMA.PLLs.On
|
|
[6.502257] Valid clock found.
|
|
[6.504893] Best/Target/Delta: 85500000/85500000/0.
|
|
[6.509390] HW.GFX.GMA.PLLs.Program_DPLL
|
|
[6.512934] HW.GFX.GMA.Registers.Write: 0x00021307 -> 0x000c6040:PCH_FPA0
|
|
[6.519333] HW.GFX.GMA.Registers.Write: 0x00021307 -> 0x000c6044:PCH_FPA1
|
|
[6.525732] HW.GFX.GMA.Registers.Write: 0x44080008 -> 0x000c6014:PCH_DPLL_A
|
|
[6.532303] HW.GFX.GMA.Registers.Set_Mask: 0x80000000 .S PCH_DPLL_A
|
|
[6.538183] HW.GFX.GMA.Registers.Read: 0x44080008 <- 0x000c6014:PCH_DPLL_A
|
|
[6.544753] HW.GFX.GMA.Registers.Write: 0xc4080008 -> 0x000c6014:PCH_DPLL_A
|
|
[6.551327] HW.GFX.GMA.Registers.Read: 0xc4080008 <- 0x000c6014:PCH_DPLL_A
|
|
[6.558048] HW.GFX.GMA.Connectors.Pre_On
|
|
[6.561516] HW.GFX.GMA.Connectors.FDI.Pre_On
|
|
[6.565405] HW.GFX.GMA.Registers.Write: 0x00200090 -> 0x000f0010:FDI_RX_MISC_A
|
|
[6.572236] HW.GFX.GMA.Registers.Write: 0x7e000000 -> 0x000f0030:FDI_RXA_TUSIZE1
|
|
[6.579240] HW.GFX.GMA.Registers.Unset_Mask: 0x00000700 !S FDI_RXA_IMR
|
|
[6.585379] HW.GFX.GMA.Registers.Read: 0x00000fff <- 0x000f0018:FDI_RXA_IMR
|
|
[6.592036] HW.GFX.GMA.Registers.Write: 0x000008ff -> 0x000f0018:FDI_RXA_IMR
|
|
[6.598695] HW.GFX.GMA.Registers.Read: 0x000008ff <- 0x000f0018:FDI_RXA_IMR
|
|
[6.605351] HW.GFX.GMA.Registers.Write: 0x00000700 -> 0x000f0014:FDI_RXA_IIR
|
|
[6.612010] HW.GFX.GMA.Registers.Write: 0x00002840 -> 0x000f000c:FDI_RXA_CTL
|
|
[6.618668] HW.GFX.GMA.Registers.Read: 0x00002840 <- 0x000f000c:FDI_RXA_CTL
|
|
[6.625546] HW.GFX.GMA.Registers.Set_Mask: 0x00000010 .S FDI_RXA_CTL
|
|
[6.631433] HW.GFX.GMA.Registers.Read: 0x00002840 <- 0x000f000c:FDI_RXA_CTL
|
|
[6.638089] HW.GFX.GMA.Registers.Write: 0x00002850 -> 0x000f000c:FDI_RXA_CTL
|
|
[6.644747] HW.GFX.GMA.Registers.Write: 0x00044800 -> 0x00060100:FDI_TX_CTL_A
|
|
[6.651491] HW.GFX.GMA.Registers.Read: 0x00044800 <- 0x00060100:FDI_TX_CTL_A
|
|
[6.658335] HW.GFX.GMA.Pipe_Setup.On
|
|
[6.661457] HW.GFX.GMA.Transcoder.Setup
|
|
[6.664915] HW.GFX.GMA.Transcoder.Setup_Link
|
|
[6.668806] HW.GFX.GMA.DP_Info.Calculate_M_N
|
|
[6.672696] HW.GFX.GMA.Registers.Write: 0x7e799999 -> 0x00060030:PIPEA_DATA_M1
|
|
[6.679527] HW.GFX.GMA.Registers.Write: 0x00800000 -> 0x00060034:PIPEA_DATA_N1
|
|
[6.686358] HW.GFX.GMA.Registers.Write: 0x00051111 -> 0x00060040:PIPEA_LINK_M1
|
|
[6.693187] HW.GFX.GMA.Registers.Write: 0x00100000 -> 0x00060044:PIPEA_LINK_N1
|
|
[6.700018] HW.GFX.GMA.Registers.Write: 0x06ff0555 -> 0x00060000:HTOTAL_A
|
|
[6.706417] HW.GFX.GMA.Registers.Write: 0x06ff0555 -> 0x00060004:HBLANK_A
|
|
[6.712815] HW.GFX.GMA.Registers.Write: 0x062a059b -> 0x00060008:HSYNC_A
|
|
[6.719126] HW.GFX.GMA.Registers.Write: 0x031d02ff -> 0x0006000c:VTOTAL_A
|
|
[6.725525] HW.GFX.GMA.Registers.Write: 0x031d02ff -> 0x00060010:VBLANK_A
|
|
[6.731922] HW.GFX.GMA.Registers.Write: 0x03050302 -> 0x00060014:VSYNC_A
|
|
[6.738235] HW.GFX.GMA.Pipe_Setup.Setup_FB
|
|
[6.741952] HW.GFX.GMA.Registers.Write: 0x00000000 -> 0x00070080:CUR_CTL_A
|
|
[6.748436] HW.GFX.GMA.Registers.Write: 0x80208020 -> 0x00070088:CUR_POS_A
|
|
[6.754921] HW.GFX.GMA.Registers.Write: 0x00000000 -> 0x00070084:CUR_BASE_A
|
|
[6.761492] HW.GFX.GMA.Pipe_Setup.Setup_Display
|
|
[6.765642] HW.GFX.GMA.Pipe_Setup.Setup_Hires_Plane
|
|
[6.770138] HW.GFX.GMA.Registers.Unset_And_Set_Mask: DSPACNTR
|
|
[6.775498] HW.GFX.GMA.Registers.Read: 0x00000000 <- 0x00070180:DSPACNTR
|
|
[6.781896] HW.GFX.GMA.Registers.Write: 0x98004000 -> 0x00070180:DSPACNTR
|
|
[6.788294] HW.GFX.GMA.Registers.Write: 0x00001580 -> 0x00070188:DSPASTRIDE
|
|
[6.794866] HW.GFX.GMA.Registers.Write: 0x00000000 -> 0x00070184:DSPALINOFF
|
|
[6.801437] HW.GFX.GMA.Registers.Write: 0x00000000 -> 0x000701a4:DSPATILEOFF
|
|
[6.808095] HW.GFX.GMA.Registers.Write: 0x00000000 -> 0x0007019c:DSPASURF
|
|
[6.814492] HW.GFX.GMA.Registers.Write: 0x055502ff -> 0x0006001c:PIPEASRC
|
|
[6.820891] HW.GFX.GMA.Registers.Unset_Mask: 0x80000000 !S PFA_CTL_1
|
|
[6.826857] HW.GFX.GMA.Registers.Read: 0x00000000 <- 0x00068080:PFA_CTL_1
|
|
[6.833341] HW.GFX.GMA.Registers.Write: 0x00000000 -> 0x00068080:PFA_CTL_1
|
|
[6.839826] HW.GFX.GMA.Registers.Write: 0x00000000 -> 0x00068074:PFA_WIN_SZ
|
|
[6.846397] HW.GFX.GMA.Registers.Write: 0x00000000 -> 0x00070080:CUR_CTL_A
|
|
[6.852882] HW.GFX.GMA.Registers.Write: 0x80208020 -> 0x00070088:CUR_POS_A
|
|
[6.859366] HW.GFX.GMA.Registers.Write: 0x00000000 -> 0x00070084:CUR_BASE_A
|
|
[6.865937] HW.GFX.GMA.Transcoder.On
|
|
[6.869136] HW.GFX.GMA.Transcoder.Configure
|
|
[6.872941] HW.GFX.GMA.Registers.Write: 0x80000000 -> 0x00070008:PIPEACONF
|
|
[6.879427] HW.GFX.GMA.Registers.Read: 0x80000000 <- 0x00070008:PIPEACONF
|
|
[6.885911] HW.GFX.GMA.Connectors.Post_On
|
|
[6.889543] HW.GFX.GMA.Connectors.FDI.Post_On
|
|
[6.893520] HW.GFX.GMA.Connectors.FDI.Auto_Training
|
|
[6.898016] HW.GFX.GMA.Registers.Unset_And_Set_Mask: FDI_TX_CTL_A
|
|
[6.903723] HW.GFX.GMA.Registers.Read: 0x00044800 <- 0x00060100:FDI_TX_CTL_A
|
|
[6.910466] HW.GFX.GMA.Registers.Write: 0x80044c00 -> 0x00060100:FDI_TX_CTL_A
|
|
[6.917211] HW.GFX.GMA.Registers.Read: 0x80044c00 <- 0x00060100:FDI_TX_CTL_A
|
|
[6.923954] HW.GFX.GMA.Registers.Set_Mask: 0x80000400 .S FDI_RXA_CTL
|
|
[6.929922] HW.GFX.GMA.Registers.Read: 0x00002850 <- 0x000f000c:FDI_RXA_CTL
|
|
[6.936578] HW.GFX.GMA.Registers.Write: 0x80002c50 -> 0x000f000c:FDI_RXA_CTL
|
|
[6.943236] HW.GFX.GMA.Registers.Read: 0x80002c50 <- 0x000f000c:FDI_RXA_CTL
|
|
[6.949900] HW.GFX.GMA.Registers.Is_Set_Mask: FDI_TX_CTL_A
|
|
[6.954995] HW.GFX.GMA.Registers.Read: 0x80044c02 <- 0x00060100:FDI_TX_CTL_A
|
|
[6.961739] HW.GFX.GMA.Registers.Set_Mask: 0x0c000000 .S FDI_RXA_CTL
|
|
[6.967705] HW.GFX.GMA.Registers.Read: 0x80002c50 <- 0x000f000c:FDI_RXA_CTL
|
|
[6.974363] HW.GFX.GMA.Registers.Write: 0x8c002c50 -> 0x000f000c:FDI_RXA_CTL
|
|
[6.981022] HW.GFX.GMA.PCH.Transcoder.On
|
|
[6.984566] HW.GFX.GMA.Registers.Unset_And_Set_Mask: PCH_DPLL_SEL
|
|
[6.990272] HW.GFX.GMA.Registers.Read: 0x00000000 <- 0x000c7000:PCH_DPLL_SEL
|
|
[6.997017] HW.GFX.GMA.Registers.Write: 0x00000008 -> 0x000c7000:PCH_DPLL_SEL
|
|
[7.003761] HW.GFX.GMA.Registers.Write: 0x06ff0555 -> 0x000e0000:TRANS_HTOTAL_A
|
|
[7.010679] HW.GFX.GMA.Registers.Write: 0x06ff0555 -> 0x000e0004:TRANS_HBLANK_A
|
|
[7.017596] HW.GFX.GMA.Registers.Write: 0x062a059b -> 0x000e0008:TRANS_HSYNC_A
|
|
[7.024426] HW.GFX.GMA.Registers.Write: 0x031d02ff -> 0x000e000c:TRANS_VTOTAL_A
|
|
[7.031344] HW.GFX.GMA.Registers.Write: 0x031d02ff -> 0x000e0010:TRANS_VBLANK_A
|
|
[7.038260] HW.GFX.GMA.Registers.Write: 0x03050302 -> 0x000e0014:TRANS_VSYNC_A
|
|
[7.045091] HW.GFX.GMA.Registers.Set_Mask: 0x80000000 .S TRANSA_CHICKEN2
|
|
[7.051403] HW.GFX.GMA.Registers.Read: 0x00000000 <- 0x000f0064:TRANSA_CHICKEN2
|
|
[7.058407] HW.GFX.GMA.Registers.Write: 0x80000000 -> 0x000f0064:TRANSA_CHICKEN2
|
|
[7.065411] HW.GFX.GMA.Registers.Write: 0x80000000 -> 0x000f0008:TRANSACONF
|
|
[7.071982] HW.GFX.GMA.PCH.HDMI.On
|
|
[7.075007] HW.GFX.GMA.Registers.Unset_And_Set_Mask: PCH_HDMIB
|
|
[7.080454] HW.GFX.GMA.Registers.Read: 0x0000001c <- 0x000e1140:PCH_HDMIB
|
|
[7.086939] HW.GFX.GMA.Registers.Write: 0x8000081c -> 0x000e1140:PCH_HDMIB
|
|
[7.093424] HW.GFX.GMA.Registers.Read: 0x8000081c <- 0x000e1140:PCH_HDMIB
|
|
[7.099909] HW.GFX.GMA.Registers.Set_Mask: 0x80000000 .S PCH_HDMIB
|
|
[7.105702] HW.GFX.GMA.Registers.Read: 0x8000081c <- 0x000e1140:PCH_HDMIB
|
|
[7.112185] HW.GFX.GMA.Registers.Write: 0x8000081c -> 0x000e1140:PCH_HDMIB
|
|
[7.118672] HW.GFX.GMA.Registers.Read: 0x8000081c <- 0x000e1140:PCH_HDMIB
|
|
[7.125155] Enabled port HDMI1
|
|
[INFO ] framebuffer_info: bytes_per_line: 5504, bits_per_pixel: 32
|
|
[INFO ] x_res x y_res: 1366 x 768, size: 4227072 at 0xe0000000
|
|
[DEBUG] PCI: 00:00:02.0 init finished in 2777 msecs
|
|
[INFO ] POST: 0x75
|
|
[INFO ] POST: 0x75
|
|
[INFO ] POST: 0x75
|
|
[DEBUG] PCI: 00:00:14.0 init
|
|
[DEBUG] XHCI: Setting up controller.. done.
|
|
[DEBUG] PCI: 00:00:14.0 init finished in 4 msecs
|
|
[INFO ] POST: 0x75
|
|
[DEBUG] PCI: 00:00:16.0 init
|
|
[DEBUG] ME: FW Partition Table : OK
|
|
[DEBUG] ME: Bringup Loader Failure : NO
|
|
[DEBUG] ME: Firmware Init Complete : NO
|
|
[DEBUG] ME: Manufacturing Mode : YES
|
|
[DEBUG] ME: Boot Options Present : NO
|
|
[DEBUG] ME: Update In Progress : NO
|
|
[DEBUG] ME: Current Working State : Initializing
|
|
[DEBUG] ME: Current Operation State : Bring up
|
|
[DEBUG] ME: Current Operation Mode : Debug or Disabled by AltDisableBit
|
|
[DEBUG] ME: Error Code : No Error
|
|
[DEBUG] ME: Progress Phase : BUP Phase
|
|
[DEBUG] ME: Power Management Event : Pseudo-global reset
|
|
[DEBUG] ME: Progress Phase State : Check to see if straps say ME DISABLED
|
|
[CRIT ] intel_me_path: mbp is not ready!
|
|
[NOTE ] ME: BIOS path: Error
|
|
[DEBUG] No CMOS option 'me_state'.
|
|
[DEBUG] No CMOS option 'me_state_prev'.
|
|
[DEBUG] ME: me_state=0, me_state_prev=0
|
|
[DEBUG] PCI: 00:00:16.0: Disabling device
|
|
[DEBUG] PCI: 00:00:16.0 init finished in 92 msecs
|
|
[INFO ] POST: 0x75
|
|
[INFO ] POST: 0x75
|
|
[INFO ] POST: 0x75
|
|
[INFO ] POST: 0x75
|
|
[DEBUG] PCI: 00:00:19.0 init
|
|
[DEBUG] PCI: 00:00:19.0 init finished in 0 msecs
|
|
[INFO ] POST: 0x75
|
|
[DEBUG] PCI: 00:00:1a.0 init
|
|
[DEBUG] EHCI: Setting up controller.. done.
|
|
[DEBUG] PCI: 00:00:1a.0 init finished in 4 msecs
|
|
[INFO ] POST: 0x75
|
|
[DEBUG] PCI: 00:00:1b.0 init
|
|
[DEBUG] Azalia: base = 0xdf7cc000
|
|
[DEBUG] Azalia: codec_mask = 09
|
|
[DEBUG] azalia_audio: initializing codec #3...
|
|
[DEBUG] azalia_audio: - vendor/device id: 0x80862806
|
|
[DEBUG] azalia_audio: - verb size: 16
|
|
[DEBUG] azalia_audio: - verb loaded
|
|
[DEBUG] azalia_audio: initializing codec #0...
|
|
[DEBUG] azalia_audio: - vendor/device id: 0x10ec0892
|
|
[DEBUG] azalia_audio: - verb size: 60
|
|
[DEBUG] azalia_audio: - verb loaded
|
|
[DEBUG] PCI: 00:00:1b.0 init finished in 49 msecs
|
|
[INFO ] POST: 0x75
|
|
[DEBUG] PCI: 00:00:1c.0 init
|
|
[DEBUG] Initializing PCH PCIe bridge.
|
|
[DEBUG] PCI: 00:00:1c.0 init finished in 4 msecs
|
|
[INFO ] POST: 0x75
|
|
[INFO ] POST: 0x75
|
|
[INFO ] POST: 0x75
|
|
[DEBUG] PCI: 00:00:1c.3 init
|
|
[DEBUG] Initializing PCH PCIe bridge.
|
|
[DEBUG] PCI: 00:00:1c.3 init finished in 4 msecs
|
|
[INFO ] POST: 0x75
|
|
[DEBUG] PCI: 00:00:1c.4 init
|
|
[DEBUG] Initializing PCH PCIe bridge.
|
|
[DEBUG] PCI: 00:00:1c.4 init finished in 4 msecs
|
|
[INFO ] POST: 0x75
|
|
[INFO ] POST: 0x75
|
|
[INFO ] POST: 0x75
|
|
[DEBUG] PCI: 00:00:1c.7 init
|
|
[DEBUG] Initializing PCH PCIe bridge.
|
|
[DEBUG] PCI: 00:00:1c.7 init finished in 4 msecs
|
|
[INFO ] POST: 0x75
|
|
[DEBUG] PCI: 00:00:1d.0 init
|
|
[DEBUG] EHCI: Setting up controller.. done.
|
|
[DEBUG] PCI: 00:00:1d.0 init finished in 4 msecs
|
|
[INFO ] POST: 0x75
|
|
[INFO ] POST: 0x75
|
|
[DEBUG] PCI: 00:00:1f.0 init
|
|
[DEBUG] pch: lpc_init
|
|
[INFO ] PCH: detected Z77, device id: 0x1e44, rev id 0x4
|
|
[DEBUG] IOAPIC: Initializing IOAPIC at fec00000
|
|
[DEBUG] IOAPIC: ID = 0x00
|
|
[DEBUG] IOAPIC: 24 interrupts
|
|
[DEBUG] IOAPIC: Clearing IOAPIC at fec00000
|
|
[DEBUG] IOAPIC: Bootstrap Processor Local APIC = 0x00
|
|
[INFO ] Set power off after power failure.
|
|
[INFO ] NMI sources disabled.
|
|
[DEBUG] PantherPoint PM init
|
|
[DEBUG] RTC: failed = 0x0
|
|
[DEBUG] RTC Init
|
|
[DEBUG] apm_control: Disabling ACPI.
|
|
[DEBUG] APMC done.
|
|
[DEBUG] pch_spi_init
|
|
[DEBUG] PCI: 00:00:1f.0 init finished in 56 msecs
|
|
[INFO ] POST: 0x75
|
|
[DEBUG] PCI: 00:00:1f.2 init
|
|
[DEBUG] SATA: Initializing...
|
|
[DEBUG] SATA: Controller in AHCI mode.
|
|
[DEBUG] ABAR: 0xdf7ca000
|
|
[DEBUG] PCI: 00:00:1f.2 init finished in 10 msecs
|
|
[INFO ] POST: 0x75
|
|
[DEBUG] PCI: 00:00:1f.3 init
|
|
[DEBUG] PCI: 00:00:1f.3 init finished in 0 msecs
|
|
[INFO ] POST: 0x75
|
|
[INFO ] POST: 0x75
|
|
[INFO ] POST: 0x75
|
|
[INFO ] POST: 0x75
|
|
[INFO ] POST: 0x75
|
|
[INFO ] POST: 0x75
|
|
[DEBUG] PCI: 00:04:00.0 init
|
|
[DEBUG] PCI: 00:04:00.0 init finished in 0 msecs
|
|
[INFO ] POST: 0x75
|
|
[DEBUG] PCI: 00:05:00.0 init
|
|
[DEBUG] PCI: 00:05:00.0 init finished in 0 msecs
|
|
[INFO ] POST: 0x75
|
|
[DEBUG] PCI: 00:06:00.0 init
|
|
[DEBUG] PCI: 00:06:00.0 init finished in 0 msecs
|
|
[INFO ] POST: 0x75
|
|
[INFO ] POST: 0x75
|
|
[DEBUG] PCI: 00:09:00.0 init
|
|
[DEBUG] PCI: 00:09:00.0 init finished in 0 msecs
|
|
[INFO ] POST: 0x75
|
|
[INFO ] POST: 0x75
|
|
[DEBUG] PNP: 002e.2 init
|
|
[DEBUG] PNP: 002e.2 init finished in 0 msecs
|
|
[INFO ] POST: 0x75
|
|
[INFO ] POST: 0x75
|
|
[DEBUG] PNP: 002e.5 init
|
|
[DEBUG] Keyboard init...
|
|
[DEBUG] PS/2 keyboard initialized on primary channel
|
|
[DEBUG] PNP: 002e.5 init finished in 423 msecs
|
|
[INFO ] POST: 0x75
|
|
[INFO ] POST: 0x75
|
|
[INFO ] POST: 0x75
|
|
[INFO ] POST: 0x75
|
|
[DEBUG] PNP: 002e.108 init
|
|
[DEBUG] PNP: 002e.108 init finished in 0 msecs
|
|
[INFO ] POST: 0x75
|
|
[DEBUG] PNP: 002e.109 init
|
|
[DEBUG] PNP: 002e.109 init finished in 0 msecs
|
|
[INFO ] POST: 0x75
|
|
[DEBUG] PNP: 002e.209 init
|
|
[DEBUG] PNP: 002e.209 init finished in 0 msecs
|
|
[INFO ] POST: 0x75
|
|
[DEBUG] PNP: 002e.309 init
|
|
[DEBUG] PNP: 002e.309 init finished in 0 msecs
|
|
[INFO ] POST: 0x75
|
|
[DEBUG] PNP: 002e.509 init
|
|
[DEBUG] PNP: 002e.509 init finished in 0 msecs
|
|
[INFO ] POST: 0x75
|
|
[DEBUG] PNP: 002e.a init
|
|
[DEBUG] PNP: 002e.a init finished in 0 msecs
|
|
[INFO ] POST: 0x75
|
|
[DEBUG] PNP: 002e.b init
|
|
[DEBUG] PNP: 002e.b init finished in 0 msecs
|
|
[INFO ] POST: 0x75
|
|
[INFO ] POST: 0x75
|
|
[INFO ] POST: 0x75
|
|
[INFO ] POST: 0x75
|
|
[INFO ] POST: 0x75
|
|
[INFO ] POST: 0x75
|
|
[INFO ] POST: 0x75
|
|
[DEBUG] PNP: 002e.308 init
|
|
[DEBUG] PNP: 002e.308 init finished in 0 msecs
|
|
[INFO ] POST: 0x75
|
|
[DEBUG] PNP: 002e.409 init
|
|
[DEBUG] PNP: 002e.409 init finished in 0 msecs
|
|
[INFO ] POST: 0x75
|
|
[DEBUG] PNP: 002e.609 init
|
|
[DEBUG] PNP: 002e.609 init finished in 0 msecs
|
|
[INFO ] POST: 0x75
|
|
[DEBUG] PNP: 002e.709 init
|
|
[DEBUG] PNP: 002e.709 init finished in 0 msecs
|
|
[INFO ] POST: 0x75
|
|
[DEBUG] PNP: 002e.9 init
|
|
[DEBUG] PNP: 002e.9 init finished in 0 msecs
|
|
[INFO ] Devices initialized
|
|
[DEBUG] BS: BS_DEV_INIT run times (exec / console): 3436 / 1399 ms
|
|
[DEBUG] clear_memory: Clearing DRAM 0000000000000000-0000000000005000
|
|
[ERROR] Null dereference at eip: 0x7fea0d42
|
|
[DEBUG] clear_memory: Clearing DRAM 000000000000a000-00000000000a0000
|
|
[DEBUG] clear_memory: Clearing DRAM 00000000000c0000-000000007fe65000
|
|
[DEBUG] clear_memory: Clearing DRAM 0000000100000000-000000047b600000
|
|
[DEBUG] memset_pae: Using virtual address 0x00400000 as scratchpad
|
|
[DEBUG] init_pae_pagetables: Using address 0x00005000 for page tables
|
|
[DEBUG] clear_memory: Clearing DRAM 0000000000005000-000000000000a000
|
|
[DEBUG] BS: BS_DEV_INIT exit times (exec / console): 738 / 53 ms
|
|
[INFO ] POST: 0x76
|
|
[INFO ] Finalize devices...
|
|
[DEBUG] PCI: 00:00:1f.0 final
|
|
[DEBUG] read 6009 from 07e4
|
|
[DEBUG] wrote 5006 to 0874
|
|
[DEBUG] wrote 01 to 0878
|
|
[DEBUG] wrote 02 to 0879
|
|
[DEBUG] wrote 03 to 087a
|
|
[DEBUG] wrote 05 to 087b
|
|
[DEBUG] wrote 20 to 087c
|
|
[DEBUG] wrote 9f to 087d
|
|
[DEBUG] wrote d8 to 087e
|
|
[DEBUG] wrote 0b to 087f
|
|
[DEBUG] wrote b32d to 0876
|
|
[INFO ] Devices finalized
|
|
[INFO ] Timestamp - device setup done: 30231899296
|
|
[DEBUG] BS: BS_POST_DEVICE run times (exec / console): 0 / 52 ms
|
|
[INFO ] POST: 0x77
|
|
[INFO ] Timestamp - cbmem post: 30273275028
|
|
[DEBUG] BS: BS_OS_RESUME_CHECK run times (exec / console): 0 / 7 ms
|
|
[INFO ] POST: 0x79
|
|
[INFO ] Timestamp - write tables: 30313645936
|
|
[INFO ] POST: 0x9c
|
|
[INFO ] CBFS: Found 'fallback/dsdt.aml' @0x2eb80 size 0x2332 in mcache @0x7ffdc158
|
|
[WARN ] CBFS: 'fallback/slic' not found.
|
|
[INFO ] ACPI: Writing ACPI tables at 7fe39000.
|
|
[DEBUG] ACPI: * FACS
|
|
[DEBUG] ACPI: * FACP
|
|
[DEBUG] ACPI: added table 1/32, length now 44
|
|
[DEBUG] Found 1 CPU(s) with 4 core(s) each.
|
|
[DEBUG] Supported C-states: C0 C1 C1E C3 C6
|
|
[DEBUG] PSS: 2901MHz power 65000 control 0x2400 status 0x2400
|
|
[DEBUG] PSS: 2900MHz power 65000 control 0x1d00 status 0x1d00
|
|
[DEBUG] PSS: 2600MHz power 56259 control 0x1a00 status 0x1a00
|
|
[DEBUG] PSS: 2400MHz power 50690 control 0x1800 status 0x1800
|
|
[DEBUG] PSS: 2200MHz power 45377 control 0x1600 status 0x1600
|
|
[DEBUG] PSS: 2000MHz power 40306 control 0x1400 status 0x1400
|
|
[DEBUG] PSS: 1800MHz power 35383 control 0x1200 status 0x1200
|
|
[DEBUG] PSS: 1600MHz power 30693 control 0x1000 status 0x1000
|
|
[INFO ] Requested C-state C7 not supported, using C6 instead
|
|
[DEBUG] Advertising ACPI C State type C1 as CPU C1
|
|
[DEBUG] Advertising ACPI C State type C2 as CPU C3
|
|
[DEBUG] Advertising ACPI C State type C3 as CPU C6
|
|
[DEBUG] PSS: 2901MHz power 65000 control 0x2400 status 0x2400
|
|
[DEBUG] PSS: 2900MHz power 65000 control 0x1d00 status 0x1d00
|
|
[DEBUG] PSS: 2600MHz power 56259 control 0x1a00 status 0x1a00
|
|
[DEBUG] PSS: 2400MHz power 50690 control 0x1800 status 0x1800
|
|
[DEBUG] PSS: 2200MHz power 45377 control 0x1600 status 0x1600
|
|
[DEBUG] PSS: 2000MHz power 40306 control 0x1400 status 0x1400
|
|
[DEBUG] PSS: 1800MHz power 35383 control 0x1200 status 0x1200
|
|
[DEBUG] PSS: 1600MHz power 30693 control 0x1000 status 0x1000
|
|
[INFO ] Requested C-state C7 not supported, using C6 instead
|
|
[DEBUG] Advertising ACPI C State type C1 as CPU C1
|
|
[DEBUG] Advertising ACPI C State type C2 as CPU C3
|
|
[DEBUG] Advertising ACPI C State type C3 as CPU C6
|
|
[DEBUG] PSS: 2901MHz power 65000 control 0x2400 status 0x2400
|
|
[DEBUG] PSS: 2900MHz power 65000 control 0x1d00 status 0x1d00
|
|
[DEBUG] PSS: 2600MHz power 56259 control 0x1a00 status 0x1a00
|
|
[DEBUG] PSS: 2400MHz power 50690 control 0x1800 status 0x1800
|
|
[DEBUG] PSS: 2200MHz power 45377 control 0x1600 status 0x1600
|
|
[DEBUG] PSS: 2000MHz power 40306 control 0x1400 status 0x1400
|
|
[DEBUG] PSS: 1800MHz power 35383 control 0x1200 status 0x1200
|
|
[DEBUG] PSS: 1600MHz power 30693 control 0x1000 status 0x1000
|
|
[INFO ] Requested C-state C7 not supported, using C6 instead
|
|
[DEBUG] Advertising ACPI C State type C1 as CPU C1
|
|
[DEBUG] Advertising ACPI C State type C2 as CPU C3
|
|
[DEBUG] Advertising ACPI C State type C3 as CPU C6
|
|
[DEBUG] PSS: 2901MHz power 65000 control 0x2400 status 0x2400
|
|
[DEBUG] PSS: 2900MHz power 65000 control 0x1d00 status 0x1d00
|
|
[DEBUG] PSS: 2600MHz power 56259 control 0x1a00 status 0x1a00
|
|
[DEBUG] PSS: 2400MHz power 50690 control 0x1800 status 0x1800
|
|
[DEBUG] PSS: 2200MHz power 45377 control 0x1600 status 0x1600
|
|
[DEBUG] PSS: 2000MHz power 40306 control 0x1400 status 0x1400
|
|
[DEBUG] PSS: 1800MHz power 35383 control 0x1200 status 0x1200
|
|
[DEBUG] PSS: 1600MHz power 30693 control 0x1000 status 0x1000
|
|
[INFO ] Requested C-state C7 not supported, using C6 instead
|
|
[DEBUG] Advertising ACPI C State type C1 as CPU C1
|
|
[DEBUG] Advertising ACPI C State type C2 as CPU C3
|
|
[DEBUG] Advertising ACPI C State type C3 as CPU C6
|
|
[DEBUG] PCI space above 4GB MMIO is at 0x47b600000, len = 0xb84a00000
|
|
[DEBUG] Generating ACPI PIRQ entries
|
|
[DEBUG] ACPI: * SSDT
|
|
[DEBUG] ACPI: added table 2/32, length now 52
|
|
[DEBUG] ACPI: * MCFG
|
|
[DEBUG] ACPI: added table 3/32, length now 60
|
|
[DEBUG] IOAPIC: 24 interrupts
|
|
[DEBUG] ACPI: * APIC
|
|
[DEBUG] ACPI: added table 4/32, length now 68
|
|
[DEBUG] ACPI: * SPCR
|
|
[DEBUG] ACPI: added table 5/32, length now 76
|
|
[DEBUG] current = 7fe3cc30
|
|
[DEBUG] ACPI: * DMAR
|
|
[DEBUG] ACPI: added table 6/32, length now 84
|
|
[DEBUG] current = 7fe3ccf0
|
|
[DEBUG] ACPI: * HPET
|
|
[DEBUG] ACPI: added table 7/32, length now 92
|
|
[INFO ] ACPI: done.
|
|
[DEBUG] ACPI tables: 15664 bytes.
|
|
[DEBUG] smbios_write_tables: 7fe31000
|
|
[DEBUG] SMBIOS firmware version is set to coreboot_version: '25.03-201-g8b52519ed259'
|
|
[INFO ] Create SMBIOS type 16
|
|
[INFO ] Create SMBIOS type 17
|
|
[INFO ] Create SMBIOS type 20
|
|
[DEBUG] SMBIOS tables: 988 bytes.
|
|
[DEBUG] Writing table forward entry at 0x00000500
|
|
[DEBUG] Wrote coreboot table at: 0x00000500, 0x10 bytes, checksum aff8
|
|
[DEBUG] Writing coreboot table at 0x7fe5d000
|
|
[INFO ] CBFS: Found 'cmos_layout.bin' @0x31580 size 0x5ac in mcache @0x7ffdc1dc
|
|
[DEBUG] CFR: Written 16 bytes of CFR structures at 0x7fe5d5dc, with CRC32 0x00000000
|
|
[DEBUG] 0. 0000000000000000-0000000000000fff: CONFIGURATION TABLES
|
|
[DEBUG] 1. 0000000000001000-000000000009ffff: RAM
|
|
[DEBUG] 2. 00000000000a0000-00000000000f5fff: RESERVED
|
|
[DEBUG] 3. 00000000000f6000-00000000000f6fff: CONFIGURATION TABLES
|
|
[DEBUG] 4. 00000000000f7000-00000000000fffff: RESERVED
|
|
[DEBUG] 5. 0000000000100000-000000007fe30fff: RAM
|
|
[DEBUG] 6. 000000007fe31000-000000007fe78fff: CONFIGURATION TABLES
|
|
[DEBUG] 7. 000000007fe79000-000000007ffcbfff: RAMSTAGE
|
|
[DEBUG] 8. 000000007ffcc000-000000007fffffff: CONFIGURATION TABLES
|
|
[DEBUG] 9. 0000000080000000-00000000849fffff: RESERVED
|
|
[DEBUG] 10. 00000000f0000000-00000000f3ffffff: RESERVED
|
|
[DEBUG] 11. 00000000fed90000-00000000fed91fff: RESERVED
|
|
[DEBUG] 12. 0000000100000000-000000047b5fffff: RAM
|
|
[DEBUG] Wrote coreboot table at: 0x7fe5d000, 0x9c4 bytes, checksum 4aac
|
|
[DEBUG] coreboot table: 2524 bytes.
|
|
[DEBUG] IMD ROOT 0. 0x7ffff000 0x00001000
|
|
[DEBUG] IMD SMALL 1. 0x7fffe000 0x00001000
|
|
[DEBUG] CONSOLE 2. 0x7ffde000 0x00020000
|
|
[DEBUG] TIME STAMP 3. 0x7ffdd000 0x00000910
|
|
[DEBUG] RO MCACHE 4. 0x7ffdc000 0x000003d0
|
|
[DEBUG] MEM INFO 5. 0x7ffdb000 0x00000f48
|
|
[DEBUG] AFTER CAR 6. 0x7ffcc000 0x0000f000
|
|
[DEBUG] RAMSTAGE 7. 0x7fe78000 0x00154000
|
|
[DEBUG] SMM BACKUP 8. 0x7fe68000 0x00010000
|
|
[DEBUG] IGD OPREGION 9. 0x7fe65000 0x00003000
|
|
[DEBUG] COREBOOT 10. 0x7fe5d000 0x00008000
|
|
[DEBUG] ACPI 11. 0x7fe39000 0x00024000
|
|
[DEBUG] SMBIOS 12. 0x7fe31000 0x00008000
|
|
[DEBUG] IMD small region:
|
|
[DEBUG] IMD ROOT 0. 0x7fffec00 0x00000400
|
|
[DEBUG] FMAP 1. 0x7fffeb20 0x000000e0
|
|
[DEBUG] ROMSTAGE 2. 0x7fffeb00 0x00000004
|
|
[DEBUG] ROMSTG STCK 3. 0x7fffea40 0x000000a8
|
|
[DEBUG] ACPI GNVS 4. 0x7fffe940 0x00000100
|
|
[INFO ] Timestamp - finalize chips: 32188169508
|
|
[DEBUG] BS: BS_WRITE_TABLES run times (exec / console): 3 / 651 ms
|
|
[INFO ] POST: 0x7a
|
|
[INFO ] Timestamp - starting to load payload: 32229292324
|
|
[INFO ] CBFS: Found 'fallback/payload' @0x50f00 size 0x11c61 in mcache @0x7ffdc298
|
|
[DEBUG] Checking segment from ROM address 0xff88112c
|
|
[DEBUG] Payload being loaded at below 1MiB without region being marked as RAM usable.
|
|
[DEBUG] Checking segment from ROM address 0xff881148
|
|
[DEBUG] Loading segment from ROM address 0xff88112c
|
|
[DEBUG] code (compression=1)
|
|
[DEBUG] New segment dstaddr 0x000de1a0 memsize 0x21e60 srcaddr 0xff881164 filesize 0x11c29
|
|
[DEBUG] Loading Segment: addr: 0x000de1a0 memsz: 0x0000000000021e60 filesz: 0x0000000000011c29
|
|
[DEBUG] using LZMA
|
|
[INFO ] Timestamp - starting LZMA decompress (ignore for x86): 32410591960
|
|
[INFO ] Timestamp - finished LZMA decompress (ignore for x86): 32495041728
|
|
[DEBUG] Loading segment from ROM address 0xff881148
|
|
[DEBUG] Entry Point 0x000fd246
|
|
[DEBUG] BS: BS_PAYLOAD_LOAD run times (exec / console): 21 / 89 ms
|
|
[INFO ] POST: 0x7b
|
|
[DEBUG] ICH-NM10-PCH: watchdog disabled
|
|
[DEBUG] Jumping to boot code at 0x000fd246(0x7fe5d000)
|
|
[INFO ] POST: 0xf8
|
|
[INFO ] Timestamp - selfboot jump: 32605136580
|
|
SeaBIOS (version rel-1.16.3-0-ga6ed6b7)
|
|
BUILD: gcc: (coreboot toolchain v2024-08-28_0abdb8b8a9) 14.2.0 binutils: (GNU Binutils) 2.43.1
|
|
SeaBIOS (version rel-1.16.3-0-ga6ed6b7)
|
|
BUILD: gcc: (coreboot toolchain v2024-08-28_0abdb8b8a9) 14.2.0 binutils: (GNU Binutils) 2.43.1
|
|
Found coreboot cbmem console @ 7ffde000
|
|
Found mainboard ASUS P8Z77-V
|
|
Relocating init from 0x000df900 to 0x7ee23c20 (size 54080)
|
|
Found CBFS header at 0xff83022c
|
|
multiboot: eax=0, ebx=828
|
|
Found 23 PCI devices (max PCI bus is 09)
|
|
Copying SMBIOS from 0x7fe31000 to 0x000f5b40
|
|
Copying SMBIOS 3.0 from 0x7fe31020 to 0x000f5b20
|
|
Copying ACPI RSDP from 0x7fe39000 to 0x000f5af0
|
|
table(50434146)=0x7fe3b5d0 (via xsdt)
|
|
Using pmtimer, ioport 0x508
|
|
Scan for VGA option rom
|
|
Running option rom at c000:0003
|
|
Start SeaVGABIOS (version rel-1.16.3-0-ga6ed6b7)
|
|
VGABUILD: gcc: (coreboot toolchain v2024-08-28_0abdb8b8a9) 14.2.0 binutils: (GNU Binutils) 2.43.1
|
|
enter vga_post:
|
|
a=00000000 b=0000ffff c=00000000 d=0000ffff ds=0000 es=f000 ss=0000
|
|
si=00000000 di=000066e0 bp=00000000 sp=00006da2 cs=f000 ip=cff4 f=0000
|
|
coreboot vga init
|
|
Found FB @ e0000000 1366x768 with 32 bpp (5504 stride)
|
|
Attempting to allocate 512 bytes lowmem via pmm call to f000:d06c
|
|
pmm call arg1=0
|
|
VGA stack allocated at ec180
|
|
Hooking hardware timer irq (old=f000fea5 new=c0003ef8)
|
|
sercon: using ioport 0x3f8
|
|
sercon: configuring in splitmode (vgabios c000:3e1f)
|
|
Turning on vga text mode console
|
|
set VGA mode 3
|
|
SeaBIOS (version rel-1.16.3-0-ga6ed6b7PCI: XHCI at 00:14.0 (mmio 0xdf7d0000)
|
|
XHCI init: regs @ 0xdf7d0000, 8 ports, 32 slots, 32 byte contexts
|
|
XHCI protocol USB 2.00, 4 ports (offset 1), def 3001
|
|
XHCI protocol USB 3.00, 4 ports (offset 5), def 1000
|
|
XHCI extcap 0xc1 @ 0xdf7d8040
|
|
XHCI extcap 0xc0 @ 0xdf7d8070
|
|
XHCI extcap 0x1 @ 0xdf7d8330
|
|
PCI: XHCI at 05:00.0 (mmio 0xdfb00000)
|
|
XHCI init: regs @ 0xdfb00000, 4 ports, 64 slots, 64 byte contexts
|
|
XHCI extcap 0x1 @ 0xdfb01000
|
|
XHCI protocol USB 2.00, 2 ports (offset 1), def 0
|
|
XHCI protocol USB 3.00, 2 ports (offset 3), def 0
|
|
)
|
|
PCI: XHCI at 09:00.0 (mmio 0xdf800000)
|
|
XHCI init: regs @ 0xdf800000, 4 ports, 32 slots, 32 byte contexts
|
|
XHCI extcap 0x1 @ 0xdf800800
|
|
XHCI protocol USB 3.00, 2 ports (offset 1), def 0
|
|
XHCI protocol USB 2.00, 2 ports (offset 3), def 1
|
|
EHCI init on dev 00:1a.0 (regs=0xdf7c9020)
|
|
EHCI init on dev 00:1d.0 (regs=0xdf7c8020)
|
|
AHCI controller at 00:1f.2, iobase 0xdf7ca000, irq 11
|
|
AHCI controller at 04:00.0, iobase 0xdfa10000, irq 11
|
|
AHCI controller at 06:00.0, iobase 0xdf910000, irq 11
|
|
Searching bootorder for: HALT
|
|
Found 0 lpt ports
|
|
Found 1 serial ports
|
|
Searching bootorder for: /rom@img/grub2
|
|
Searching bootorder for: /rom@img/nvramcui
|
|
Searching bootorder for: /rom@img/coreinfo
|
|
XHCI no devices found
|
|
XHCI no devices found
|
|
XHCI port #3: 0x00200a03, powered, enabled, pls 0, speed 2 [Low]
|
|
USB mouse initialized
|
|
Initialized USB HUB (0 ports used)
|
|
Initialized USB HUB (0 ports used)
|
|
PS2 keyboard initialized
|
|
Searching bootorder for: /pci@i0cf8/*@1f,2/drive@0/disk@0
|
|
AHCI/0: Set transfer mode to UDMA-5
|
|
Searching bios-geometry for: /pci@i0cf8/*@1f,2/drive@0/disk@0
|
|
AHCI/0: registering: "AHCI/0: ADATA SP600 ATA-9 Hard-Disk (30533 MiBytes)"
|
|
All threads complete.
|
|
Scan for option roms
|
|
|
|
Press ESC for boot menu.
|
|
|
|
Searching bootorder for: HALT
|
|
drive 0x000f5a40: PCHS=16383/16/63 translation=lba LCHS=1024/255/63 s=62533296
|
|
Space available for UMB: c7800-eb000, f5360-f5a40
|
|
Returned 16683008 bytes of ZoneHigh
|
|
e820 map has 8 items:
|
|
0: 0000000000000000 - 000000000009fc00 = 1 RAM
|
|
1: 000000000009fc00 - 00000000000a0000 = 2 RESERVED
|
|
2: 00000000000f0000 - 0000000000100000 = 2 RESERVED
|
|
3: 0000000000100000 - 000000007fe1a000 = 1 RAM
|
|
4: 000000007fe1a000 - 0000000084a00000 = 2 RESERVED
|
|
5: 00000000f0000000 - 00000000f4000000 = 2 RESERVED
|
|
6: 00000000fed90000 - 00000000fed92000 = 2 RESERVED
|
|
7: 0000000100000000 - 000000047b600000 = 1 RAM
|
|
enter handle_19:
|
|
NULL
|
|
Booting from Hard Disk..Booting from 0000:7c00
|
|
.
|
|
GRUB loading.
|
|
Welcome to GRUB!
|
|
|
|
VBE current mode=3
|
|
stub vbe_104fXX:435:
|
|
a=00004f11 b=00000001 c=0007fbcc d=00000010 ds=0000 es=6000 ss=ec18
|
|
si=0007fbac di=00008080 bp=00001ff0 sp=000001f6 cs=0000 ip=9104 f=0202
|
|
VBE mode info request: 140
|
|
VBE mode info request: 141
|
|
VBE mode info request: 142
|
|
VBE mode info request: 143
|
|
VBE mode info request: 144
|
|
VBE mode info request: 177
|
|
VBE mode info request: 18f
|
|
VBE mode info request: 142
|
|
VBE current mode=3
|
|
VBE mode set: 4142
|
|
set VGA mode 142
|
|
VBE mode set: 3
|
|
set VGA mode 3
|