|
flashrom 1.4.0 (git:v0.2.0-1280-g3691f514) on Linux 5.15.45-heads (x86_64)
|
|
flashrom was built with GCC 8.3.0, little endian
|
|
Command line (8 args): flashrom -p internal -c W25Q128.V -Vw /media/coreboot-2170p.rom -o /tmp/flashrom.log
|
|
Initializing internal programmer
|
|
/sys/class/mtd/mtd0 does not exist
|
|
Found candidate at: 00000500-00000528
|
|
Found coreboot table at 0x00000500.
|
|
Found candidate at: 00000000-000008dc
|
|
Found coreboot table at 0x00000000.
|
|
coreboot table found at 0x7fe4e000.
|
|
coreboot header(24) checksum: be04 table(2244) checksum: a762 entries: 39
|
|
Vendor ID: HP, part ID: EliteBook 2170p
|
|
Using Internal DMI decoder.
|
|
DMI string chassis-type: "Laptop"
|
|
Laptop detected via DMI.
|
|
DMI string system-manufacturer: "HP"
|
|
DMI string system-product-name: "EliteBook 2170p"
|
|
DMI string system-version: "1.0"
|
|
DMI string baseboard-manufacturer: "HP"
|
|
DMI string baseboard-product-name: "EliteBook 2170p"
|
|
DMI string baseboard-version: "1.0"
|
|
Found chipset "Intel QM77" with PCI ID 8086:1e55.
|
|
Enabling flash write... Root Complex Register Block address = 0xfed1c000
|
|
GCS = 0xc20: BIOS Interface Lock-Down: disabled, Boot BIOS Straps: 0x3 (SPI)
|
|
Top Swap: not enabled
|
|
0x7fffffff/0x7fffffff FWH IDSEL: 0x0
|
|
0x7fffffff/0x7fffffff FWH IDSEL: 0x0
|
|
0x7fffffff/0x7fffffff FWH IDSEL: 0x1
|
|
0x7fffffff/0x7fffffff FWH IDSEL: 0x1
|
|
0x7fffffff/0x7fffffff FWH IDSEL: 0x2
|
|
0x7fffffff/0x7fffffff FWH IDSEL: 0x2
|
|
0x7fffffff/0x7fffffff FWH IDSEL: 0x3
|
|
0x7fffffff/0x7fffffff FWH IDSEL: 0x3
|
|
0x7fffffff/0x7fffffff FWH IDSEL: 0x4
|
|
0x7fffffff/0x7fffffff FWH IDSEL: 0x5
|
|
0x7fffffff/0x7fffffff FWH IDSEL: 0x6
|
|
0x7fffffff/0x7fffffff FWH IDSEL: 0x7
|
|
0x7fffffff/0x7fffffff FWH decode enabled
|
|
0x7fffffff/0x7fffffff FWH decode enabled
|
|
0x7fffffff/0x7fffffff FWH decode enabled
|
|
0x7fffffff/0x7fffffff FWH decode enabled
|
|
0x7fffffff/0x7fffffff FWH decode enabled
|
|
0x7fffffff/0x7fffffff FWH decode enabled
|
|
0x7fffffff/0x7fffffff FWH decode enabled
|
|
0x7fffffff/0x7fffffff FWH decode enabled
|
|
0x7fffffff/0x7fffffff FWH decode enabled
|
|
0x7fffffff/0x7fffffff FWH decode enabled
|
|
0x7fffffff/0x7fffffff FWH decode enabled
|
|
0x7fffffff/0x7fffffff FWH decode enabled
|
|
Maximum FWH chip size: 0x100000 bytes
|
|
SPI Read Configuration: prefetching enabled, caching enabled,
|
|
BIOS_CNTL = 0x09: BIOS Lock Enable: disabled, BIOS Write Enable: enabled
|
|
SPIBAR = 0x00007fed6e6d0000 + 0x3800
|
|
0x04: 0x6008 (HSFS)
|
|
HSFS: FDONE=0, FCERR=0, AEL=0, BERASE=1, SCIP=0, FDOPSS=1, FDV=1, FLOCKDN=0
|
|
Programming OPCODES...
|
|
program_opcodes: preop=5006 optype=463b opmenu=05200302c79f0190
|
|
done
|
|
OP Type Pre-OP
|
|
op[0]: 0x02, write w/ addr, none
|
|
op[1]: 0x03, read w/ addr, none
|
|
op[2]: 0x20, write w/ addr, none
|
|
op[3]: 0x05, read w/o addr, none
|
|
op[4]: 0x90, read w/ addr, none
|
|
op[5]: 0x01, write w/o addr, none
|
|
op[6]: 0x9f, read w/o addr, none
|
|
op[7]: 0xc7, write w/o addr, none
|
|
Pre-OP 0: 0x06, Pre-OP 1: 0x50
|
|
0x06: 0x0000 (HSFC)
|
|
HSFC: FGO=0, FCYCLE=0, FDBC=0, SME=0
|
|
0x08: 0x000000a2 (FADDR)
|
|
0x50: 0x0000ffff (FRAP)
|
|
BMWAG 0x00, BMRAG 0x00, BRWA 0xff, BRRA 0xff
|
|
0x54: 0x00000000 FREG0: Flash Descriptor region (0x00000000-0x00000fff) is read-write.
|
|
0x58: 0x0fff0020 FREG1: BIOS region (0x00020000-0x00ffffff) is read-write.
|
|
0x5C: 0x001f0003 FREG2: Management Engine region (0x00003000-0x0001ffff) is read-write.
|
|
0x60: 0x00020001 FREG3: Gigabit Ethernet region (0x00001000-0x00002fff) is read-write.
|
|
0x64: 0x00000fff FREG4: Platform Data region is unused.
|
|
0x74: 0x0fff0000 (PR0 is unused)
|
|
0x78: 0x00000000 (PR1 is unused)
|
|
0x7C: 0x00000000 (PR2 is unused)
|
|
0x80: 0x00000000 (PR3 is unused)
|
|
0x84: 0x00000000 (PR4 is unused)
|
|
0x90: 0x84 (SSFS)
|
|
SSFS: SCIP=0, FDONE=1, FCERR=0, AEL=0
|
|
0x91: 0xf84220 (SSFC)
|
|
SSFC: SCGO=0, ACS=0, SPOP=0, COP=2, DBC=2, SME=0, SCF=0
|
|
0x94: 0x5006 (PREOP)
|
|
0x96: 0x463b (OPTYPE)
|
|
0x98: 0x05200302 (OPMENU)
|
|
0x9c: 0xc79f0190 (OPMENU+4)
|
|
0xa0: 0x00000000 (BBAR)
|
|
0xc4: 0x00800000 (LVSCC)
|
|
LVSCC: BES=0x0, WG=0, WSR=0, WEWS=0, EO=0x0, VCL=1
|
|
0xc8: 0x00002005 (UVSCC)
|
|
UVSCC: BES=0x1, WG=1, WSR=0, WEWS=0, EO=0x20
|
|
0xd0: 0x00000000 (FPB)
|
|
Reading flash descriptors mapped by the chipset via FDOC/FDOD... done.
|
|
=== Content Section ===
|
|
FLVALSIG 0x0ff0a55a
|
|
FLMAP0 0x03040003
|
|
FLMAP1 0x12100206
|
|
FLMAP2 0x00210120
|
|
|
|
--- Details ---
|
|
NR (Number of Regions): 4
|
|
FRBA (Flash Region Base Address): 0x040
|
|
NC (Number of Components): 1
|
|
FCBA (Flash Component Base Address): 0x030
|
|
ISL (ICH/PCH/SoC Strap Length): 18
|
|
FISBA/FPSBA (Flash ICH/PCH/SoC Strap Base Addr): 0x100
|
|
NM (Number of Masters): 3
|
|
FMBA (Flash Master Base Address): 0x060
|
|
MSL/PSL (MCH/PROC Strap Length): 1
|
|
FMSBA (Flash MCH/PROC Strap Base Address): 0x200
|
|
|
|
=== Component Section ===
|
|
FLCOMP 0x24900025
|
|
FLILL 0x00000000
|
|
|
|
--- Details ---
|
|
Component 1 density: 16 MB
|
|
Component 2 is not used.
|
|
Read Clock Frequency: 20 MHz
|
|
Read ID and Status Clock Freq.: 50 MHz
|
|
Write and Erase Clock Freq.: 50 MHz
|
|
Fast Read is supported.
|
|
Fast Read Clock Frequency: 50 MHz
|
|
Dual Output Fast Read Support: disabled
|
|
No forbidden opcodes.
|
|
|
|
=== Region Section ===
|
|
FLREG0 0x00000000
|
|
FLREG1 0x0fff0020
|
|
FLREG2 0x001f0003
|
|
FLREG3 0x00020001
|
|
|
|
--- Details ---
|
|
Region 0 (Descr. ) 0x00000000 - 0x00000fff
|
|
Region 1 (BIOS ) 0x00020000 - 0x00ffffff
|
|
Region 2 (ME ) 0x00003000 - 0x0001ffff
|
|
Region 3 (GbE ) 0x00001000 - 0x00002fff
|
|
|
|
=== Master Section ===
|
|
FLMSTR1 0xffff0000
|
|
FLMSTR2 0xffff0000
|
|
FLMSTR3 0x08080118
|
|
|
|
--- Details ---
|
|
Descr. BIOS ME GbE Platf.
|
|
BIOS rw rw rw rw rw
|
|
ME rw rw rw rw rw
|
|
GbE rw
|
|
|
|
OK.
|
|
No board enable found matching coreboot IDs vendor="HP", model="EliteBook 2170p".
|
|
The following protocols are supported: SPI.
|
|
Probing for Winbond W25Q128.V, 16384 kB: compare_id: id1 0xef, id2 0x4018
|
|
Added layout entry 00000000 - 00ffffff named complete flash
|
|
Found Winbond flash chip "W25Q128.V" (16384 kB, SPI) mapped at physical address 0x00000000ff000000.
|
|
Chip status register is 0x00.
|
|
Chip status register: Status Register Write Disable (SRWD, SRP, ...) is not set
|
|
Chip status register: Sector Protect Size (SEC) is 64 KB
|
|
Chip status register: Top/Bottom (TB) is top
|
|
Chip status register: Block Protect 2 (BP2) is not set
|
|
Chip status register: Block Protect 1 (BP1) is not set
|
|
Chip status register: Block Protect 0 (BP0) is not set
|
|
Chip status register: Write Enable Latch (WEL) is not set
|
|
Chip status register: Write In Progress (WIP/BUSY) is not set
|
|
Chip status register 2 is NOT decoded!
|
|
This chip may contain one-time programmable memory. flashrom cannot read
|
|
and may never be able to write it, hence it may not be able to completely
|
|
clone the contents of this chip (see man page for details).
|
|
coreboot last image size (not ROM size) is 16777216 bytes.
|
|
Manufacturer: HP
|
|
Mainboard ID: EliteBook 2170p
|
|
This coreboot image matches this mainboard.
|
|
spi_read_register: read from register 2 not supported by programmer.
|
|
wp_read_register: read from register 2 not is supported by programmer, writeprotect operations will assume it contains 0x00.
|
|
spi_read_register: read from register 2 not supported by programmer.
|
|
wp_read_register: read from register 2 not is supported by programmer, writeprotect operations will assume it contains 0x00.
|
|
spi_read_register: read from register 2 not supported by programmer.
|
|
wp_read_register: read from register 2 not is supported by programmer, writeprotect operations will assume it contains 0x00.
|
|
spi_read_register: read from register 2 not supported by programmer.
|
|
wp_read_register: read from register 2 not is supported by programmer, writeprotect operations will assume it contains 0x00.
|
|
spi_read_register: read from register 2 not supported by programmer.
|
|
wp_read_register: read from register 2 not is supported by programmer, writeprotect operations will assume it contains 0x00.
|
|
spi_read_register: read from register 3 not supported by programmer.
|
|
wp_read_register: read from register 3 not is supported by programmer, writeprotect operations will assume it contains 0x00.
|
|
write_wp_bits: wp_verify reg:1 value:0x0
|
|
spi_read_register: read from register 2 not supported by programmer.
|
|
wp_read_register: read from register 2 not is supported by programmer, writeprotect operations will assume it contains 0x00.
|
|
write_wp_bits: wp_verify reg:2 value:0x0
|
|
spi_read_register: read from register 3 not supported by programmer.
|
|
wp_read_register: read from register 3 not is supported by programmer, writeprotect operations will assume it contains 0x00.
|
|
write_wp_bits: wp_verify reg:3 value:0x0
|
|
spi_read_register: read from register 2 not supported by programmer.
|
|
wp_read_register: read from register 2 not is supported by programmer, writeprotect operations will assume it contains 0x00.
|
|
spi_read_register: read from register 3 not supported by programmer.
|
|
wp_read_register: read from register 3 not is supported by programmer, writeprotect operations will assume it contains 0x00.
|
|
write_wp_bits: wp_verify reg:1 value:0x0
|
|
spi_read_register: read from register 2 not supported by programmer.
|
|
wp_read_register: read from register 2 not is supported by programmer, writeprotect operations will assume it contains 0x00.
|
|
write_wp_bits: wp_verify reg:2 value:0x0
|
|
spi_read_register: read from register 3 not supported by programmer.
|
|
wp_read_register: read from register 3 not is supported by programmer, writeprotect operations will assume it contains 0x00.
|
|
write_wp_bits: wp_verify reg:3 value:0x0
|
|
Reading old flash chip contents... read_flash: region (00000000..0xffffff) is readable, reading range (00000000..0xffffff).
|
|
done.
|
|
erase_write: region (00000000..0xffffff) is writable, erasing range (00000000..0xffffff).
|
|
0x20000..0x20fff verify_range: Verifying region (00000000..0xffffff)
|
|
read_flash: region (00000000..0xffffff) is readable, reading range (0x020000..0x020fff).
|
|
E(20000:20fff)Erase/write done from 0 to ffffff
|
|
Verifying flash... read_flash: region (00000000..0xffffff) is readable, reading range (00000000..0xffffff).
|
|
VERIFIED.
|
|
spi_read_register: read from register 2 not supported by programmer.
|
|
wp_read_register: read from register 2 not is supported by programmer, writeprotect operations will assume it contains 0x00.
|
|
spi_read_register: read from register 2 not supported by programmer.
|
|
wp_read_register: read from register 2 not is supported by programmer, writeprotect operations will assume it contains 0x00.
|
|
spi_read_register: read from register 2 not supported by programmer.
|
|
wp_read_register: read from register 2 not is supported by programmer, writeprotect operations will assume it contains 0x00.
|
|
spi_read_register: read from register 3 not supported by programmer.
|
|
wp_read_register: read from register 3 not is supported by programmer, writeprotect operations will assume it contains 0x00.
|
|
write_wp_bits: wp_verify reg:1 value:0x0
|
|
spi_read_register: read from register 2 not supported by programmer.
|
|
wp_read_register: read from register 2 not is supported by programmer, writeprotect operations will assume it contains 0x00.
|
|
write_wp_bits: wp_verify reg:2 value:0x0
|
|
spi_read_register: read from register 3 not supported by programmer.
|
|
wp_read_register: read from register 3 not is supported by programmer, writeprotect operations will assume it contains 0x00.
|
|
write_wp_bits: wp_verify reg:3 value:0x0
|
|
spi_read_register: read from register 2 not supported by programmer.
|
|
wp_read_register: read from register 2 not is supported by programmer, writeprotect operations will assume it contains 0x00.
|
|
spi_read_register: read from register 3 not supported by programmer.
|
|
wp_read_register: read from register 3 not is supported by programmer, writeprotect operations will assume it contains 0x00.
|
|
write_wp_bits: wp_verify reg:1 value:0x0
|
|
spi_read_register: read from register 2 not supported by programmer.
|
|
wp_read_register: read from register 2 not is supported by programmer, writeprotect operations will assume it contains 0x00.
|
|
write_wp_bits: wp_verify reg:2 value:0x0
|
|
spi_read_register: read from register 3 not supported by programmer.
|
|
wp_read_register: read from register 3 not is supported by programmer, writeprotect operations will assume it contains 0x00.
|
|
write_wp_bits: wp_verify reg:3 value:0x0
|
|
Restoring MMIO space at 0x7fed6e6d38a0
|
|
Restoring MMIO space at 0x7fed6e6d3874
|
|
Restoring MMIO space at 0x7fed6e6d389c
|
|
Restoring MMIO space at 0x7fed6e6d3898
|
|
Restoring MMIO space at 0x7fed6e6d3896
|
|
Restoring MMIO space at 0x7fed6e6d3894
|