Project

General

Profile

Bug #315 » cbmem_bad.log

cbmem output not working (4GB) - Master Geek, 08/02/2021 06:55 PM

 

*** Pre-CBMEM romstage console overflowed, log truncated! ***
0.1.10.2:1.0
lane6: 0.2.1.1:1.1
lane7: 1.0.3.3:0.0
Done write levelling.
Software initiated DDR3 reset.
MRS...
CH0: Found Rank 0
CH1: Found Rank 0
CH1: Found Rank 1
MRS done
Done post-jedec
Done dummy reads
Starting DQS receiver enable calibration
Channel 0, Lane 0 addr=0x00000000
Channel 0, Lane 1 addr=0x00000000
Channel 0, Lane 2 addr=0x00000000
Channel 0, Lane 3 addr=0x00000000
DQS already HIGH... DQS probe is inconsistent!
Continuing....
Channel 0, Lane 4 addr=0x00000000
DQS already HIGH... DQS probe is inconsistent!
Continuing....
Channel 0, Lane 5 addr=0x00000000
Channel 0, Lane 6 addr=0x00000000
Channel 0, Lane 7 addr=0x00000000
DQS already HIGH... DQS probe is inconsistent!
Continuing....
Found min coarse value = 7
Receive enable, final timings:
ch 0 lane 0: coarse offset: 0;medium: 1; tap: 6
ch 0 lane 1: coarse offset: 0;medium: 2; tap: 0
ch 0 lane 2: coarse offset: 0;medium: 1; tap: 7
ch 0 lane 3: coarse offset: 0;medium: 2; tap: 5
ch 0 lane 4: coarse offset: 1;medium: 0; tap: 0
ch 0 lane 5: coarse offset: 0;medium: 3; tap: 7
ch 0 lane 6: coarse offset: 0;medium: 3; tap: 10
ch 0 lane 7: coarse offset: 1;medium: 1; tap: 1
Channel 1, Lane 0 addr=0x20000000
DQS already HIGH... DQS probe is inconsistent!
Continuing....
Channel 1, Lane 1 addr=0x20000000
Channel 1, Lane 2 addr=0x20000000
DQS already HIGH... DQS probe is inconsistent!
Continuing....
Channel 1, Lane 3 addr=0x20000000
Channel 1, Lane 4 addr=0x20000000
Channel 1, Lane 5 addr=0x20000000
Channel 1, Lane 6 addr=0x20000000
Channel 1, Lane 7 addr=0x20000000
DQS already HIGH... DQS probe is inconsistent!
Continuing....
Found min coarse value = 7
Receive enable, final timings:
ch 1 lane 0: coarse offset: 0;medium: 2; tap: 3
ch 1 lane 1: coarse offset: 0;medium: 1; tap: 9
ch 1 lane 2: coarse offset: 0;medium: 3; tap: 1
ch 1 lane 3: coarse offset: 0;medium: 3; tap: 4
ch 1 lane 4: coarse offset: 0;medium: 3; tap: 7
ch 1 lane 5: coarse offset: 0;medium: 3; tap: 8
ch 1 lane 6: coarse offset: 1;medium: 1; tap: 0
ch 1 lane 7: coarse offset: 1;medium: 1; tap: 3
Done rcven
Starting DQ write training
Doing DQ write training on CH0
Final DQ timings on CH0
lane0: 0.2.0.5:1.1
lane1: 0.2.1.1:1.1
lane2: 0.2.2.3:1.1
lane3: 0.2.2.6:0.0
lane4: 0.2.4.5:0.0
lane5: 0.2.6.0:0.0
lane6: 0.2.7.1:0.0
lane7: 1.0.8.5:0.0
Doing DQ write training on CH1
Final DQ timings on CH1
lane0: 0.2.0.5:1.1
lane1: 0.2.0.4:1.1
lane2: 0.2.0.6:1.1
lane3: 0.2.1.6:1.1
lane4: 0.2.3.2:0.0
lane5: 0.2.4.2:0.0
lane6: 0.2.6.0:0.0
lane7: 1.0.8.1:0.0
Done DQ write training
Starting DQS read training
Final timings on CH0:
lane0: 5.7
lane1: 4.2
lane2: 5.2
lane3: 5.1
lane4: 5.1
lane5: 5.2
lane6: 5.3
lane7: 5.0
Final timings on CH1:
lane0: 5.2
lane1: 5.1
lane2: 4.7
lane3: 5.1
lane4: 5.2
lane5: 5.1
lane6: 5.1
lane7: 4.6
Done DQS read training
Total memory: 2048 + 2048 = 4096MiB
Done DRADRB
Done memory map
Done enhanced mode
Done PRCOMP
Done power settings
Done raminit
RAM initialization finished.
CBMEM:
IMD: root @ 0x7f7ff000 254 entries.
IMD: root @ 0x7f7fec00 62 entries.
FMAP: area COREBOOT found @ 10200 (982528 bytes)
External stage cache:
IMD: root @ 0x7fbff000 254 entries.
IMD: root @ 0x7fbfec00 62 entries.
Memory initialized
Done Egress Port
Done DMI setup
x4x late init complete
SMM Memory Map
SMRAM : 0x7fa00000 0x200000
Subregion 0: 0x7fa00000 0x100000
Subregion 1: 0x7fb00000 0x100000
Subregion 2: 0x7fc00000 0x0
MTRR Range: Start=7f000000 End=7f800000 (Size 800000)
MTRR Range: Start=7fa00000 End=7fc00000 (Size 200000)
MTRR Range: Start=fff00000 End=0 (Size 100000)
Normal boot
CBFS: Found 'fallback/postcar' @0x77000 size 0x4058 in mcache @0xfeffb03c
Loading module at 0x7f7c6000 with entry 0x7f7c6031. filesize: 0x3d10 memsize: 0x41b0
Processing 194 relocs. Offset value of 0x7d7c6000
BS: romstage times (exec / console): total (unknown) / 474 ms


coreboot-4.14-1258-gfbc46a3bfb Sat Jul 31 09:15:37 UTC 2021 postcar starting (log level: 7)...
Normal boot
FMAP: area COREBOOT found @ 10200 (982528 bytes)
CBFS: Found 'fallback/ramstage' @0x3b1c0 size 0x32168 in mcache @0x7f7cd0dc
Loading module at 0x7f785000 with entry 0x7f785000. filesize: 0x2ed58 memsize: 0x3f450
Processing 3316 relocs. Offset value of 0x7e985000
BS: postcar times (exec / console): total (unknown) / 35 ms


coreboot-4.14-1258-gfbc46a3bfb Sat Jul 31 09:15:37 UTC 2021 ramstage starting (log level: 7)...
Normal boot
Enumerating buses...
Root Device scanning...
CPU_CLUSTER: 0 enabled
DOMAIN: 0000 enabled
DOMAIN: 0000 scanning...
PCI: pci_scan_bus for bus 00
PCI: 00:00.0 [8086/2e30] enabled
PCI: 00:01.0 subordinate bus PCI Express
PCI: 00:01.0 [8086/2e31] enabled
PCI: 00:02.0 [8086/2e32] enabled
PCI: 00:02.1 [8086/2e33] enabled
PCI: 00:1b.0 [8086/27d8] enabled
PCI: 00:1c.0 [8086/27d0] enabled
PCI: 00:1c.1 [8086/27d2] enabled
PCI: 00:1c.2: Disabling device
PCI: 00:1c.2 [8086/27d4] disabled
PCI: 00:1c.3: Disabling device
PCI: 00:1c.2: Disabling device
PCI: 00:1c.2: Disabling device
PCI: 00:1c.3: Disabling device
PCI: 00:1c.3: Disabling device
PCI: 00:1c.3 [8086/27d6] disabled
PCI: 00:1d.0 [8086/27c8] enabled
PCI: 00:1d.1 [8086/27c9] enabled
PCI: 00:1d.2 [8086/27ca] enabled
PCI: 00:1d.3 [8086/27cb] enabled
PCI: 00:1d.7 [8086/27cc] enabled
PCI: 00:1e.0 [8086/244e] enabled
PCI: 00:1e.2: Disabling device
PCI: 00:1e.2: Disabling device
PCI: 00:1e.2 [8086/27de] disabled
PCI: 00:1e.3: Disabling device
PCI: 00:1e.3: Disabling device
PCI: 00:1e.3 [8086/27dd] disabled
PCI: 00:1f.0 [8086/27b8] enabled
PCI: 00:1f.1 [8086/27df] enabled
Set SATA mode early
AHCI not supported, falling back to plain mode.
Set SATA mode early
PCI: 00:1f.2 [8086/27c0] enabled
PCI: 00:1f.3 [8086/27da] enabled
PCI: Leftover static devices:
PCI: 00:03.0
PCI: 00:03.1
PCI: Check your devicetree.cb.
PCI: 00:01.0 scanning...
PCI: 00:01.0: No LTR support
PCI: pci_scan_bus for bus 01
scan_bus: bus PCI: 00:01.0 finished in 5 msecs
PCI: 00:1c.0 scanning...
PCI: pci_scan_bus for bus 02
scan_bus: bus PCI: 00:1c.0 finished in 2 msecs
PCI: 00:1c.1 scanning...
PCI: pci_scan_bus for bus 03
PCI: 03:00.0 [1969/2062] enabled
scan_bus: bus PCI: 00:1c.1 finished in 5 msecs
PCI: 00:1e.0 scanning...
PCI: pci_scan_bus for bus 04
PCI: 04:02.0 [10ec/8185] enabled
scan_bus: bus PCI: 00:1e.0 finished in 5 msecs
PCI: 00:1f.0 scanning...
PNP: 002e.0 disabled
PNP: 002e.1 enabled
PNP: 002e.2 enabled
PNP: 002e.3 disabled
PNP: 002e.5 enabled
PNP: 002e.6 disabled
PNP: 002e.7 disabled
PNP: 002e.8 disabled
PNP: 002e.9 enabled
PNP: 002e.109 disabled
PNP: 002e.209 enabled
PNP: 002e.309 disabled
PNP: 002e.a enabled
PNP: 002e.b enabled
PNP: 002e.c disabled
PNP: 002e.307 enabled
scan_bus: bus PCI: 00:1f.0 finished in 32 msecs
PCI: 00:1f.3 scanning...
I2C: 01:69 enabled
bus: PCI: 00:1f.3[0]->scan_bus: bus PCI: 00:1f.3 finished in 3 msecs
scan_bus: bus DOMAIN: 0000 finished in 215 msecs
scan_bus: bus Root Device finished in 227 msecs
done
BS: BS_DEV_ENUMERATE run times (exec / console): 1 / 236 ms
FMAP: area RW_MRC_CACHE found @ 0 (65536 bytes)
FMAP: area RW_MRC_CACHE found @ 0 (65536 bytes)
MRC: Checking cached data update for 'RW_MRC_CACHE'.
Manufacturer: ef
SF: Detected ef 4014 with sector size 0x1000, total 0x100000
MRC: no data in 'RW_MRC_CACHE'
MRC: cache data 'RW_MRC_CACHE' needs update.
MRC: updated 'RW_MRC_CACHE'.
BS: BS_DEV_ENUMERATE exit times (exec / console): 3 / 31 ms
found VGA at PCI: 00:02.0
Setting up VGA for PCI: 00:02.0
Setting PCI_BRIDGE_CTL_VGA for bridge DOMAIN: 0000
Setting PCI_BRIDGE_CTL_VGA for bridge Root Device
Allocating resources...
Reading resources...
TOUUD 0x17c000000 TOLUD 0x84000000 TOM 0x100000000
IGD decoded, subtracting 64M UMA and 4M GTT
TSEG decoded, subtracting 2M
Unused RAM between cbmem_top and TOM: 0x800K
Available memory below 4GB: 2040M
Available memory above 4GB: 1984M
Adding UMA memory area base=0x7f800000 size=0x04800000
Adding PCIe enhanced config space BAR 0xe0000000-0xf0000000.
Done reading resources.
=== Resource allocator: DOMAIN: 0000 - Pass 1 (gathering requirements) ===
PCI: 00:1c.1 io: size: 0 align: 12 gran: 12 limit: ffff
PCI: 03:00.0 18 * [0x0 - 0x7f] io
PCI: 00:1c.1 io: size: 1000 align: 12 gran: 12 limit: ffff done
PCI: 00:1c.1 mem: size: 0 align: 20 gran: 20 limit: ffffffff
PCI: 03:00.0 10 * [0x0 - 0x3ffff] mem
PCI: 00:1c.1 mem: size: 100000 align: 20 gran: 20 limit: ffffffff done
PCI: 00:1c.1 prefmem: size: 0 align: 20 gran: 20 limit: ffffffffffffffff
PCI: 00:1c.1 prefmem: size: 0 align: 20 gran: 20 limit: ffffffffffffffff done
PCI: 00:1e.0 io: size: 0 align: 12 gran: 12 limit: ffff
PCI: 04:02.0 10 * [0x0 - 0xff] io
PCI: 00:1e.0 io: size: 1000 align: 12 gran: 12 limit: ffff done
PCI: 00:1e.0 mem: size: 0 align: 20 gran: 20 limit: ffffffff
PCI: 04:02.0 14 * [0x0 - 0x1ff] mem
PCI: 00:1e.0 mem: size: 100000 align: 20 gran: 20 limit: ffffffff done
PCI: 00:1e.0 prefmem: size: 0 align: 20 gran: 20 limit: ffffffffffffffff
PCI: 00:1e.0 prefmem: size: 0 align: 20 gran: 20 limit: ffffffffffffffff done
=== Resource allocator: DOMAIN: 0000 - Pass 2 (allocating resources) ===
DOMAIN: 0000 io: base: 0 size: 0 align: 0 gran: 0 limit: ffff
update_constraints: PCI: 00:1f.0 10000000 base 00000000 limit 00000fff io (fixed)
update_constraints: PNP: 002e.1 60 base 00000378 limit 0000037f io (fixed)
update_constraints: PNP: 002e.2 60 base 000003f8 limit 000003ff io (fixed)
update_constraints: PNP: 002e.5 60 base 00000060 limit 00000060 io (fixed)
update_constraints: PNP: 002e.5 62 base 00000064 limit 00000064 io (fixed)
update_constraints: PNP: 002e.b 60 base 00000290 limit 00000291 io (fixed)
update_constraints: PCI: 00:1f.3 20 base 00000400 limit 0000041f io (fixed)
DOMAIN: 0000: Resource ranges:
* Base: 1000, Size: f000, Tag: 100
PCI: 00:1c.1 1c * [0x1000 - 0x1fff] limit: 1fff io
PCI: 00:1e.0 1c * [0x2000 - 0x2fff] limit: 2fff io
PCI: 00:1d.0 20 * [0x3000 - 0x301f] limit: 301f io
PCI: 00:1d.1 20 * [0x3020 - 0x303f] limit: 303f io
PCI: 00:1d.2 20 * [0x3040 - 0x305f] limit: 305f io
PCI: 00:1d.3 20 * [0x3060 - 0x307f] limit: 307f io
PCI: 00:1f.1 20 * [0x3080 - 0x308f] limit: 308f io
PCI: 00:1f.2 20 * [0x3090 - 0x309f] limit: 309f io
PCI: 00:02.0 20 * [0x30a0 - 0x30a7] limit: 30a7 io
PCI: 00:1f.1 10 * [0x30a8 - 0x30af] limit: 30af io
PCI: 00:1f.1 18 * [0x30b0 - 0x30b7] limit: 30b7 io
PCI: 00:1f.2 10 * [0x30b8 - 0x30bf] limit: 30bf io
PCI: 00:1f.2 18 * [0x30c0 - 0x30c7] limit: 30c7 io
PCI: 00:1f.1 14 * [0x30c8 - 0x30cb] limit: 30cb io
PCI: 00:1f.1 1c * [0x30cc - 0x30cf] limit: 30cf io
PCI: 00:1f.2 14 * [0x30d0 - 0x30d3] limit: 30d3 io
PCI: 00:1f.2 1c * [0x30d4 - 0x30d7] limit: 30d7 io
DOMAIN: 0000 io: base: 0 size: 0 align: 0 gran: 0 limit: ffff done
DOMAIN: 0000 mem: base: 0 size: 0 align: 0 gran: 0 limit: fffffffff
update_constraints: DOMAIN: 0000 03 base 00000000 limit 0009ffff mem (fixed)
update_constraints: DOMAIN: 0000 04 base 000a0000 limit 000bffff mem (fixed)
update_constraints: DOMAIN: 0000 05 base 000c0000 limit 000fffff mem (fixed)
update_constraints: DOMAIN: 0000 06 base 00100000 limit 7f7fffff mem (fixed)
update_constraints: DOMAIN: 0000 07 base 100000000 limit 17bffffff mem (fixed)
update_constraints: DOMAIN: 0000 08 base 7f800000 limit 83ffffff mem (fixed)
update_constraints: DOMAIN: 0000 09 base fed10000 limit ffffffff mem (fixed)
update_constraints: DOMAIN: 0000 0a base e0000000 limit efffffff mem (fixed)
update_constraints: PCI: 00:1f.0 10000100 base ff800000 limit ffffffff mem (fixed)
update_constraints: PCI: 00:1f.0 03 base fec00000 limit fec00fff mem (fixed)
DOMAIN: 0000: Resource ranges:
* Base: 84000000, Size: 5c000000, Tag: 200
* Base: f0000000, Size: ec00000, Tag: 200
* Base: fec01000, Size: 10f000, Tag: 200
* Base: 17c000000, Size: e84000000, Tag: 100200
PCI: 00:02.0 18 * [0x90000000 - 0x9fffffff] limit: 9fffffff prefmem
PCI: 00:02.0 10 * [0x84000000 - 0x843fffff] limit: 843fffff mem
PCI: 00:02.1 10 * [0x84400000 - 0x844fffff] limit: 844fffff mem
PCI: 00:1c.1 20 * [0x84500000 - 0x845fffff] limit: 845fffff mem
PCI: 00:1e.0 20 * [0x84600000 - 0x846fffff] limit: 846fffff mem
PCI: 00:1b.0 10 * [0x84700000 - 0x84703fff] limit: 84703fff mem
PCI: 00:1d.7 10 * [0x84704000 - 0x847043ff] limit: 847043ff mem
DOMAIN: 0000 mem: base: 0 size: 0 align: 0 gran: 0 limit: fffffffff done
PCI: 00:1c.1 io: base: 1000 size: 1000 align: 12 gran: 12 limit: 1fff
PCI: 00:1c.1: Resource ranges:
* Base: 1000, Size: 1000, Tag: 100
PCI: 03:00.0 18 * [0x1000 - 0x107f] limit: 107f io
PCI: 00:1c.1 io: base: 1000 size: 1000 align: 12 gran: 12 limit: 1fff done
PCI: 00:1c.1 mem: base: 84500000 size: 100000 align: 20 gran: 20 limit: 845fffff
PCI: 00:1c.1: Resource ranges:
* Base: 84500000, Size: 100000, Tag: 200
PCI: 03:00.0 10 * [0x84500000 - 0x8453ffff] limit: 8453ffff mem
PCI: 00:1c.1 mem: base: 84500000 size: 100000 align: 20 gran: 20 limit: 845fffff done
PCI: 00:1e.0 io: base: 2000 size: 1000 align: 12 gran: 12 limit: 2fff
PCI: 00:1e.0: Resource ranges:
* Base: 2000, Size: 1000, Tag: 100
PCI: 04:02.0 10 * [0x2000 - 0x20ff] limit: 20ff io
PCI: 00:1e.0 io: base: 2000 size: 1000 align: 12 gran: 12 limit: 2fff done
PCI: 00:1e.0 mem: base: 84600000 size: 100000 align: 20 gran: 20 limit: 846fffff
PCI: 00:1e.0: Resource ranges:
* Base: 84600000, Size: 100000, Tag: 200
PCI: 04:02.0 14 * [0x84600000 - 0x846001ff] limit: 846001ff mem
PCI: 00:1e.0 mem: base: 84600000 size: 100000 align: 20 gran: 20 limit: 846fffff done
=== Resource allocator: DOMAIN: 0000 - resource allocation complete ===
DOMAIN: 0000 03 <- [0x0000000000 - 0x000009ffff] size 0x000a0000 gran 0x00 mem
DOMAIN: 0000 04 <- [0x00000a0000 - 0x00000bffff] size 0x00020000 gran 0x00 mem
DOMAIN: 0000 05 <- [0x00000c0000 - 0x00000fffff] size 0x00040000 gran 0x00 mem
DOMAIN: 0000 06 <- [0x0000100000 - 0x007f7fffff] size 0x7f700000 gran 0x00 mem
DOMAIN: 0000 07 <- [0x0100000000 - 0x017bffffff] size 0x7c000000 gran 0x00 mem
DOMAIN: 0000 08 <- [0x007f800000 - 0x0083ffffff] size 0x04800000 gran 0x00 mem
DOMAIN: 0000 09 <- [0x00fed10000 - 0x00ffffffff] size 0x012f0000 gran 0x00 mem
DOMAIN: 0000 0a <- [0x00e0000000 - 0x00efffffff] size 0x10000000 gran 0x00 mem
PCI: 00:01.0 1c <- [0x000000ffff - 0x000000fffe] size 0x00000000 gran 0x0c bus 01 io
PCI: 00:01.0 24 <- [0xffffffffffffffff - 0xfffffffffffffffe] size 0x00000000 gran 0x14 bus 01 prefmem
PCI: 00:01.0 20 <- [0x00ffffffff - 0x00fffffffe] size 0x00000000 gran 0x14 bus 01 mem
PCI: 00:02.0 10 <- [0x0084000000 - 0x00843fffff] size 0x00400000 gran 0x16 mem64
PCI: 00:02.0 18 <- [0x0090000000 - 0x009fffffff] size 0x10000000 gran 0x1c prefmem64
PCI: 00:02.0 20 <- [0x00000030a0 - 0x00000030a7] size 0x00000008 gran 0x03 io
PCI: 00:02.1 10 <- [0x0084400000 - 0x00844fffff] size 0x00100000 gran 0x14 mem64
PCI: 00:1b.0 10 <- [0x0084700000 - 0x0084703fff] size 0x00004000 gran 0x0e mem64
PCI: 00:1c.0 1c <- [0x000000ffff - 0x000000fffe] size 0x00000000 gran 0x0c bus 02 io
PCI: 00:1c.0 24 <- [0xffffffffffffffff - 0xfffffffffffffffe] size 0x00000000 gran 0x14 bus 02 prefmem
PCI: 00:1c.0 20 <- [0x00ffffffff - 0x00fffffffe] size 0x00000000 gran 0x14 bus 02 mem
PCI: 00:1c.1 1c <- [0x0000001000 - 0x0000001fff] size 0x00001000 gran 0x0c bus 03 io
PCI: 00:1c.1 24 <- [0xffffffffffffffff - 0xfffffffffffffffe] size 0x00000000 gran 0x14 bus 03 prefmem
PCI: 00:1c.1 20 <- [0x0084500000 - 0x00845fffff] size 0x00100000 gran 0x14 bus 03 mem
PCI: 03:00.0 10 <- [0x0084500000 - 0x008453ffff] size 0x00040000 gran 0x12 mem64
PCI: 03:00.0 18 <- [0x0000001000 - 0x000000107f] size 0x00000080 gran 0x07 io
PCI: 00:1d.0 20 <- [0x0000003000 - 0x000000301f] size 0x00000020 gran 0x05 io
PCI: 00:1d.1 20 <- [0x0000003020 - 0x000000303f] size 0x00000020 gran 0x05 io
PCI: 00:1d.2 20 <- [0x0000003040 - 0x000000305f] size 0x00000020 gran 0x05 io
PCI: 00:1d.3 20 <- [0x0000003060 - 0x000000307f] size 0x00000020 gran 0x05 io
PCI: 00:1d.7 10 <- [0x0084704000 - 0x00847043ff] size 0x00000400 gran 0x0a mem
PCI: 00:1e.0 1c <- [0x0000002000 - 0x0000002fff] size 0x00001000 gran 0x0c bus 04 io
PCI: 00:1e.0 24 <- [0xffffffffffffffff - 0xfffffffffffffffe] size 0x00000000 gran 0x14 bus 04 prefmem
PCI: 00:1e.0 20 <- [0x0084600000 - 0x00846fffff] size 0x00100000 gran 0x14 bus 04 mem
PCI: 04:02.0 10 <- [0x0000002000 - 0x00000020ff] size 0x00000100 gran 0x08 io
PCI: 04:02.0 14 <- [0x0084600000 - 0x00846001ff] size 0x00000200 gran 0x09 mem
PNP: 002e.1 28 <- [0x0000000070 - 0x000000006f] size 0x00000000 gran 0x00 irq
PNP: 002e.1 2c <- [0x00000000d2 - 0x00000000d1] size 0x00000000 gran 0x00 irq
PNP: 002e.1 60 <- [0x0000000378 - 0x000000037f] size 0x00000008 gran 0x03 io
PNP: 002e.1 70 <- [0x0000000007 - 0x0000000007] size 0x00000001 gran 0x00 irq
PNP: 002e.1 74 <- [0x0000000003 - 0x0000000003] size 0x00000001 gran 0x00 drq
PNP: 002e.2 60 <- [0x00000003f8 - 0x00000003ff] size 0x00000008 gran 0x03 io
PNP: 002e.2 70 <- [0x0000000004 - 0x0000000004] size 0x00000001 gran 0x00 irq
PNP: 002e.5 60 <- [0x0000000060 - 0x0000000060] size 0x00000001 gran 0x00 io
PNP: 002e.5 62 <- [0x0000000064 - 0x0000000064] size 0x00000001 gran 0x00 io
PNP: 002e.5 70 <- [0x0000000001 - 0x0000000001] size 0x00000001 gran 0x00 irq
PNP: 002e.5 72 <- [0x000000000c - 0x000000000c] size 0x00000001 gran 0x00 irq
PNP: 002e.209 f4 <- [0x00000000b3 - 0x00000000b2] size 0x00000000 gran 0x00 irq
PNP: 002e.a e4 <- [0x0000000010 - 0x000000000f] size 0x00000000 gran 0x00 irq
ERROR: PNP: 002e.a 70 irq size: 0x0000000001 not assigned in devicetree
PNP: 002e.b 60 <- [0x0000000290 - 0x0000000291] size 0x00000002 gran 0x01 io
PNP: 002e.b 70 <- [0x0000000000 - 0x0000000000] size 0x00000001 gran 0x00 irq
PCI: 00:1f.1 10 <- [0x00000030a8 - 0x00000030af] size 0x00000008 gran 0x03 io
PCI: 00:1f.1 14 <- [0x00000030c8 - 0x00000030cb] size 0x00000004 gran 0x02 io
PCI: 00:1f.1 18 <- [0x00000030b0 - 0x00000030b7] size 0x00000008 gran 0x03 io
PCI: 00:1f.1 1c <- [0x00000030cc - 0x00000030cf] size 0x00000004 gran 0x02 io
PCI: 00:1f.1 20 <- [0x0000003080 - 0x000000308f] size 0x00000010 gran 0x04 io
PCI: 00:1f.2 10 <- [0x00000030b8 - 0x00000030bf] size 0x00000008 gran 0x03 io
PCI: 00:1f.2 14 <- [0x00000030d0 - 0x00000030d3] size 0x00000004 gran 0x02 io
PCI: 00:1f.2 18 <- [0x00000030c0 - 0x00000030c7] size 0x00000008 gran 0x03 io
PCI: 00:1f.2 1c <- [0x00000030d4 - 0x00000030d7] size 0x00000004 gran 0x02 io
PCI: 00:1f.2 20 <- [0x0000003090 - 0x000000309f] size 0x00000010 gran 0x04 io
Done setting resources.
Done allocating resources.
BS: BS_DEV_RESOURCES run times (exec / console): 1 / 1031 ms
Enabling resources...
PCI: 00:00.0 subsystem <- 1849/2e30
PCI: 00:00.0 cmd <- 06
PCI: 00:01.0 bridge ctrl <- 0013
PCI: 00:01.0 cmd <- 00
PCI: 00:02.0 subsystem <- 1849/2e32
PCI: 00:02.0 cmd <- 03
PCI: 00:02.1 cmd <- 02
PCI: 00:1b.0 subsystem <- 1849/3662
PCI: 00:1b.0 cmd <- 102
PCI: 00:1c.0 bridge ctrl <- 0013
PCI: 00:1c.0 subsystem <- 1458/5000
PCI: 00:1c.0 cmd <- 100
PCI: 00:1c.1 bridge ctrl <- 0013
PCI: 00:1c.1 subsystem <- 1458/5000
PCI: 00:1c.1 cmd <- 107
PCI: 00:1d.0 subsystem <- 1849/27c8
PCI: 00:1d.0 cmd <- 01
PCI: 00:1d.1 subsystem <- 1849/27c9
PCI: 00:1d.1 cmd <- 01
PCI: 00:1d.2 subsystem <- 1849/27ca
PCI: 00:1d.2 cmd <- 01
PCI: 00:1d.3 subsystem <- 1849/27cb
PCI: 00:1d.3 cmd <- 01
PCI: 00:1d.7 subsystem <- 1849/27cc
PCI: 00:1d.7 cmd <- 102
PCI: 00:1e.0 bridge ctrl <- 0013
PCI: 00:1e.0 subsystem <- 1458/5000
PCI: 00:1e.0 cmd <- 107
PCI: 00:1f.0 subsystem <- 1849/27b8
PCI: 00:1f.0 cmd <- 107
PCI: 00:1f.1 subsystem <- 1849/27df
PCI: 00:1f.1 cmd <- 01
PCI: 00:1f.2 subsystem <- 1849/27c0
PCI: 00:1f.2 cmd <- 01
PCI: 00:1f.3 subsystem <- 1849/27da
PCI: 00:1f.3 cmd <- 101
PCI: 03:00.0 cmd <- 03
PCI: 04:02.0 cmd <- 03
done.
BS: BS_DEV_ENABLE run times (exec / console): 0 / 109 ms
Initializing devices...
CPU_CLUSTER: 0 init
FMAP: area COREBOOT found @ 10200 (982528 bytes)
CBFS: Found 'cpu_microcode_blob.bin' @0xf180 size 0x2c000 in mcache @0x7f7cd0ac
microcode: sig=0x10676 pf=0x1 revision=0x60f
microcode: Update skipped, already up-to-date
MTRR: Physical address space:
0x0000000000000000 - 0x00000000000a0000 size 0x000a0000 type 6
0x00000000000a0000 - 0x00000000000c0000 size 0x00020000 type 0
0x00000000000c0000 - 0x000000007f800000 size 0x7f740000 type 6
0x000000007f800000 - 0x0000000090000000 size 0x10800000 type 0
0x0000000090000000 - 0x00000000a0000000 size 0x10000000 type 1
0x00000000a0000000 - 0x0000000100000000 size 0x60000000 type 0
0x0000000100000000 - 0x000000017c000000 size 0x7c000000 type 6
MTRR: Fixed MSR 0x250 0x0606060606060606
MTRR: Fixed MSR 0x258 0x0606060606060606
MTRR: Fixed MSR 0x259 0x0000000000000000
MTRR: Fixed MSR 0x268 0x0606060606060606
MTRR: Fixed MSR 0x269 0x0606060606060606
MTRR: Fixed MSR 0x26a 0x0606060606060606
MTRR: Fixed MSR 0x26b 0x0606060606060606
MTRR: Fixed MSR 0x26c 0x0606060606060606
MTRR: Fixed MSR 0x26d 0x0606060606060606
MTRR: Fixed MSR 0x26e 0x0606060606060606
MTRR: Fixed MSR 0x26f 0x0606060606060606
CPU physical address size: 36 bits
MTRR: default type WB/UC MTRR counts: 5/4.
MTRR: UC selected as default type.
MTRR: 0 base 0x0000000000000000 mask 0x0000000f80000000 type 6
MTRR: 1 base 0x000000007f800000 mask 0x0000000fff800000 type 0
MTRR: 2 base 0x0000000090000000 mask 0x0000000ff0000000 type 1
MTRR: 3 base 0x0000000100000000 mask 0x0000000f80000000 type 6

MTRR check
Fixed MTRRs : Enabled
Variable MTRRs: Enabled

CPU has 2 cores.
Setting up SMI for CPU
Will perform SMM setup.
CPU: Intel(R) Core(TM)2 Duo CPU E8500 @ 3.16GHz.
Loading module at 0x00030000 with entry 0x00030000. filesize: 0x170 memsize: 0x170
Processing 16 relocs. Offset value of 0x00030000
Attempting to start 1 APs
Starting CPUs in xapic mode
Waiting for 10ms after sending INIT.
Waiting for 1st SIPI to complete...AP: slot 1 apic_id 1, MCU rev: 0x0000060f
done.
Waiting for 2nd SIPI to complete...done.
smm_stub_place_stacks: cpus: 2 : stack space: needed -> 800
smm_stub_place_stacks: exit, stack_top 0x7fa00800
Loading module at 0x00038000 with entry 0x00038000. filesize: 0x1e0 memsize: 0x1e0
Processing 11 relocs. Offset value of 0x00038000
smm_module_setup_stub: stack_end = 0x7fa00000
smm_module_setup_stub: stack_top = 0x7fa00800
smm_module_setup_stub: stack_size = 0x400
smm_module_setup_stub: runtime.start32_offset = 0x4c
smm_module_setup_stub: runtime.smm_size = 0x10000
SMM Module: stub loaded at 0x00038000. Will call 0x7f79d6b1
Installing permanent SMM handler to 0x7fa00000
smm_load_module: total_smm_space_needed 5280, available -> 100000
Loading module at 0x7fafc000 with entry 0x7fafc071. filesize: 0x670 memsize: 0x4680
Processing 28 relocs. Offset value of 0x7fafc000
smm_load_module: smram_start: 0x0x7fa00000
smm_load_module: smram_end: 0x7fb00000
smm_load_module: stack_top: 0x7fa00800
smm_load_module: handler start 0x7fafc071
smm_load_module: handler_size 5100
smm_load_module: fxsave_area 0x7faffc00
smm_load_module: fxsave_size 400
smm_load_module: CONFIG_MSEG_SIZE 0x0
smm_load_module: CONFIG_BIOS_RESOURCE_LIST_SIZE 0x0
smm_load_module: handler_mod_params.smbase = 0x7fa00000
smm_load_module: per_cpu_save_state_size = 0x400
smm_load_module: num_cpus = 0x2
smm_load_module: total_save_state_size = 0x800
smm_load_module: cpu0 entry: 0x7faec000
smm_create_map: cpus allowed in one segment 30
smm_create_map: min # of segments needed 1
CPU 0x0
smbase 7faec000 entry 7faf4000
ss_start 7fafbc00 code_end 7faf41e0
CPU 0x1
smbase 7faebc00 entry 7faf3c00
ss_start 7fafb800 code_end 7faf3de0
smm_stub_place_stacks: cpus: 2 : stack space: needed -> 800
smm_stub_place_stacks: exit, stack_top 0x7fa00800
Loading module at 0x7faf4000 with entry 0x7faf4000. filesize: 0x1e0 memsize: 0x1e0
Processing 11 relocs. Offset value of 0x7faf4000
smm_place_entry_code: smbase 7faebc00, stack_top 7fa00800
SMM Module: placing smm entry code at 7faf3c00, cpu # 0x1
smm_place_entry_code: copying from 7faf4000 to 7faf3c00 0x1e0 bytes
smm_module_setup_stub: stack_end = 0x7fa00000
smm_module_setup_stub: stack_top = 0x7fa00800
smm_module_setup_stub: stack_size = 0x400
smm_module_setup_stub: runtime.start32_offset = 0x4c
smm_module_setup_stub: runtime.smm_size = 0x100000
SMM Module: stub loaded at 0x7faf4000. Will call 0x7fafc071
Initializing southbridge SMI...
smm_do_relocation : curr_smbase 0x30000 perm_smbase 0x7faec000, cpu = 0
In relocation handler: cpu 0
New SMBASE=0x7faec000
SMRR not enabled, skip writing SMRR...
Relocation complete.
VMX status: enabled
VMX status: enabled
smm_do_relocation : curr_smbase 0x30000 perm_smbase 0x7faebc00, cpu = 1
In relocation handler: cpu 1
New SMBASE=0x7faebc00
Writing SMRR. base = 0x7fa00000, mask=0xffe00800
Relocation complete.
Initializing CPU #0
CPU: vendor Intel device 10676
CPU: family 06, model 17, stepping 06
CPU: Intel(R) Core(TM)2 Duo CPU E8500 @ 3.16GHz.
Setting up local APIC...
apic_id: 0x0 done.
writing P-State 1: 0, 0, 6, 0x19, 15000; encoded: 0x0619
writing P-State 1: 0, 0, 6, 0x19, 15000; encoded: 0x0619
writing P-State 1: 0, 0, 6, 0x19, 15000; encoded: 0x0619
writing P-State 1: 0, 0, 6, 0x19, 15000; encoded: 0x0619
writing P-State 1: 0, 0, 6, 0x19, 15000; encoded: 0x0619
writing P-State 0: 0, 1, 9, 0x20, 35000; encoded: 0x4920
CPU #0 initialized
Initializing CPU #1
CPU: vendor Intel device 10676
CPU: family 06, model 17, stepping 06
CPU: Intel(R) Core(TM)2 Duo CPU E8500 @ 3.16GHz.
Setting up local APIC...
apic_id: 0x1 done.
writing P-State 1: 0, 0, 6, 0x19, 15000; encoded: 0x0619
writing P-State 1: 0, 0, 6, 0x19, 15000; encoded: 0x0619
writing P-State 1: 0, 0, 6, 0x19, 15000; encoded: 0x0619
writing P-State 1: 0, 0, 6, 0x19, 15000; encoded: 0x0619
writing P-State 1: 0, 0, 6, 0x19, 15000; encoded: 0x0619
writing P-State 0: 0, 1, 9, 0x20, 35000; encoded: 0x4920
CPU #1 initialized
bsp_do_flight_plan done after 368 msecs.
CPU 1 going down...
Initializing southbridge SMI...
SMI_STS:
GPE0_STS: GPIO12 GPIO11 GPIO1 THRM
ALT_GP_SMI_STS: GPI14 GPI12 GPI11 GPI6 GPI5 GPI4 GPI3 GPI2 GPI1 GPI0
TCO_STS:
Locking SMM.
CPU_CLUSTER: 0 init finished in 607 msecs
DOMAIN: 0000 init
DOMAIN: 0000 init finished in 0 msecs
PCI: 00:00.0 init
PCI: 00:00.0 init finished in 0 msecs
PCI: 00:02.0 init
CBFS: Found 'vbt.bin' @0x76840 size 0x365 in mcache @0x7f7cd1e4
Found a VBT of 1899 bytes after decompression
GMA: Found VBT in CBFS
GMA: Found valid VBT in CBFS

[2.095890] CONFIG =>
[2.097897] (Primary =>
[2.100451] (Port => Analog ,
[2.103734] Framebuffer =>
[2.106745] (Width => 1280,
[2.110394] Height => 1024,
[2.114043] Start_X => 0,
[2.117419] Start_Y => 0,
[2.120795] Stride => 1280,
[2.124443] V_Stride => 1024,
[2.128092] Tiling => Linear ,
[2.132015] Rotation => No_Rotation,
[2.136303] Offset => 0x00000000,
[2.140226] BPC => 8),
[2.143418] Mode =>
[2.145790] (Dotclock => 108000000,
[2.150718] H_Visible => 1280,
[2.155188] H_Sync_Begin => 1328,
[2.159659] H_Sync_End => 1440,
[2.164129] H_Total => 1688,
[2.168598] V_Visible => 1024,
[2.173068] V_Sync_Begin => 1025,
[2.177538] V_Sync_End => 1028,
[2.182009] V_Total => 1066,
[2.186479] H_Sync_Active_High => True,
[2.190950] V_Sync_Active_High => True,
[2.195419] BPC => 5)),
[2.199799] Secondary =>
[2.202353] (Port => Disabled,
[2.205638] Framebuffer =>
[2.208648] (Width => 1,
[2.212023] Height => 1,
[2.215399] Start_X => 0,
[2.218774] Start_Y => 0,
[2.222149] Stride => 1,
[2.225525] V_Stride => 1,
[2.228900] Tiling => Linear ,
[2.232824] Rotation => No_Rotation,
[2.237112] Offset => 0x00000000,
[2.241035] BPC => 8),
[2.244227] Mode =>
[2.246599] (Dotclock => 1000000,
[2.251344] H_Visible => 1,
[2.255540] H_Sync_Begin => 1,
[2.259737] H_Sync_End => 1,
[2.263933] H_Total => 1,
[2.268129] V_Visible => 1,
[2.272327] V_Sync_Begin => 1,
[2.276523] V_Sync_End => 1,
[2.280719] V_Total => 1,
[2.284916] H_Sync_Active_High => False,
[2.289478] V_Sync_Active_High => False,
[2.294039] BPC => 5)),
[2.298417] Tertiary =>
[2.300971] (Port => Disabled,
[2.304256] Framebuffer =>
[2.307266] (Width => 1,
[2.310641] Height => 1,
[2.314016] Start_X => 0,
[2.317392] Start_Y => 0,
[2.320768] Stride => 1,
[2.324143] V_Stride => 1,
[2.327518] Tiling => Linear ,
[2.331442] Rotation => No_Rotation,
[2.335729] Offset => 0x00000000,
[2.339651] BPC => 8),
[2.342845] Mode =>
[2.345217] (Dotclock => 1000000,
[2.349961] H_Visible => 1,
[2.354157] H_Sync_Begin => 1,
[2.358354] H_Sync_End => 1,
[2.362551] H_Total => 1,
[2.366748] V_Visible => 1,
[2.370945] V_Sync_Begin => 1,
[2.375141] V_Sync_End => 1,
[2.379338] V_Total => 1,
[2.383534] H_Sync_Active_High => False,
[2.388096] V_Sync_Active_High => False,
[2.392658] BPC => 5)));
framebuffer_info: bytes_per_line: 5120, bits_per_pixel: 32
x_res x y_res: 1280 x 1024, size: 5242880 at 0x90000000
PCI: 00:02.0 init finished in 339 msecs
PCI: 00:02.1 init
PCI: 00:02.1 init finished in 0 msecs
PCI: 00:1b.0 init
Azalia: codec type: Azalia
Azalia: base = 84700000
Azalia: codec_mask = 01
Azalia: Initializing codec #0
Azalia: codec viddid: 11064397
Azalia: No verb!
PCI: 00:1b.0 init finished in 17 msecs
PCI: 00:1c.0 init
Initializing ICH7 PCIe bridge.
PCI: 00:1c.0 init finished in 2 msecs
PCI: 00:1c.1 init
Initializing ICH7 PCIe bridge.
PCI: 00:1c.1 init finished in 2 msecs
PCI: 00:1d.0 init
UHCI: Setting up controller.. done.
PCI: 00:1d.0 init finished in 3 msecs
PCI: 00:1d.1 init
UHCI: Setting up controller.. done.
PCI: 00:1d.1 init finished in 3 msecs
PCI: 00:1d.2 init
UHCI: Setting up controller.. done.
PCI: 00:1d.2 init finished in 3 msecs
PCI: 00:1d.3 init
UHCI: Setting up controller.. done.
PCI: 00:1d.3 init finished in 3 msecs
PCI: 00:1d.7 init
EHCI: Setting up controller.. done.
PCI: 00:1d.7 init finished in 3 msecs
PCI: 00:1e.0 init
PCI: 00:1e.0 init finished in 0 msecs
PCI: 00:1f.0 init
i82801gx: lpc_init
IOAPIC: Initializing IOAPIC at 0xfec00000
IOAPIC: ID = 0x02
Set power on after power failure.
NMI sources disabled.
rtc_failed = 0x0
RTC Init
apm_control: Disabling ACPI.
APMC done.
PCI: 00:1f.0 init finished in 19 msecs
PCI: 00:1f.1 init
i82801gx_ide: initializing... IDE0
PCI: 00:1f.1 init finished in 3 msecs
PCI: 00:1f.2 init
i82801gx_sata: initializing...
SATA controller in plain mode.
PCI: 00:1f.2 init finished in 5 msecs
PCI: 03:00.0 init
PCI: 03:00.0 init finished in 0 msecs
PCI: 04:02.0 init
PCI: 04:02.0 init finished in 0 msecs
PNP: 002e.1 init
PNP: 002e.1 init finished in 0 msecs
PNP: 002e.2 init
PNP: 002e.2 init finished in 0 msecs
PNP: 002e.5 init
PNP: 002e.5 init finished in 0 msecs
PNP: 002e.9 init
PNP: 002e.9 init finished in 0 msecs
PNP: 002e.209 init
PNP: 002e.209 init finished in 0 msecs
PNP: 002e.a init
PNP: 002e.a init finished in 0 msecs
PNP: 002e.b init
PNP: 002e.b init finished in 0 msecs
PNP: 002e.307 init
PNP: 002e.307 init finished in 0 msecs
smbus: PCI: 00:1f.3[0]->I2C: 01:69 init
Changing 28 of the 28 ck505 config bytes.
I2C: 01:69 init finished in 59 msecs
Devices initialized
BS: BS_DEV_INIT run times (exec / console): 467 / 765 ms
Finalize devices...
PCI: 00:1f.0 final
Devices finalized
BS: BS_POST_DEVICE run times (exec / console): 0 / 6 ms
CBFS: Found 'fallback/dsdt.aml' @0x74a00 size 0x1e02 in mcache @0x7f7cd1b8
CBFS: 'fallback/slic' not found.
ACPI: Writing ACPI tables at 7f746000.
ACPI: * FACS
ACPI: * DSDT
ACPI: * FADT
ACPI: added table 1/32, length now 40
ACPI: * SSDT
Found 1 CPU(s) with 2 core(s) each.
clocks between 2000 and 3166 MHz.
adding 2 P-States between busratio 6 and 9, incl. P0
PSS: 3166MHz power 35000 control 0x4920 status 0x4920
PSS: 2000MHz power 15000 control 0x619 status 0x619
clocks between 2000 and 3166 MHz.
adding 2 P-States between busratio 6 and 9, incl. P0
PSS: 3166MHz power 35000 control 0x4920 status 0x4920
PSS: 2000MHz power 15000 control 0x619 status 0x619
Generating ACPI PIRQ entries
CBFS: 'pci8086,2e33.rom' not found.
PCI Option ROM loading disabled for PCI: 00:02.1
PCI: 00:02.1: Missing PCI Option ROM
ACPI: added table 2/32, length now 44
ACPI: * MCFG
ACPI: added table 3/32, length now 48
ACPI: * MADT
ACPI: added table 4/32, length now 52
current = 7f748740
current = 7f748740
ACPI: * HPET
ACPI: added table 5/32, length now 56
ACPI: done.
ACPI tables: 10112 bytes.
smbios_write_tables: 7f745000
SMBIOS firmware version is set to coreboot_version: '4.14-1258-gfbc46a3bfb'
SMBIOS tables: 553 bytes.
Writing table forward entry at 0x00000500
Wrote coreboot table at: 0x00000500, 0x10 bytes, checksum e067
Writing coreboot table at 0x7f76a000
0. 0000000000000000-0000000000000fff: CONFIGURATION TABLES
1. 0000000000001000-000000000009ffff: RAM
2. 00000000000a0000-00000000000fffff: RESERVED
3. 0000000000100000-000000007f744fff: RAM
4. 000000007f745000-000000007f784fff: CONFIGURATION TABLES
5. 000000007f785000-000000007f7c4fff: RAMSTAGE
6. 000000007f7c5000-000000007f7fffff: CONFIGURATION TABLES
7. 000000007f800000-0000000083ffffff: RESERVED
8. 00000000e0000000-00000000efffffff: RESERVED
9. 00000000fed10000-00000000ffffffff: RESERVED
10. 0000000100000000-000000017bffffff: RAM
Wrote coreboot table at: 0x7f76a000, 0x3d0 bytes, checksum 76e0
coreboot table: 1000 bytes.
IMD ROOT 0. 0x7f7ff000 0x00001000
IMD SMALL 1. 0x7f7fe000 0x00001000
CONSOLE 2. 0x7f7ce000 0x00030000
RO MCACHE 3. 0x7f7cd000 0x00000344
TIME STAMP 4. 0x7f7cc000 0x00000910
ROMSTG STCK 5. 0x7f7cb000 0x00001000
AFTER CAR 6. 0x7f7c5000 0x00006000
RAMSTAGE 7. 0x7f784000 0x00041000
SMM BACKUP 8. 0x7f774000 0x00010000
4f444749 9. 0x7f772000 0x00002000
COREBOOT 10. 0x7f76a000 0x00008000
ACPI 11. 0x7f746000 0x00024000
SMBIOS 12. 0x7f745000 0x00000800
IMD small region:
IMD ROOT 0. 0x7f7fec00 0x00000400
FMAP 1. 0x7f7feb20 0x000000e0
MRC DATA 2. 0x7f7fe900 0x00000204
ROMSTAGE 3. 0x7f7fe8e0 0x00000004
ACPI GNVS 4. 0x7f7fe7e0 0x00000100
BS: BS_WRITE_TABLES run times (exec / console): 4 / 256 ms
CBFS: Found 'fallback/payload' @0x7b0c0 size 0x1112d in mcache @0x7f7cd280
Checking segment from ROM address 0xfff8b2ec
Payload being loaded at below 1MiB without region being marked as RAM usable.
Checking segment from ROM address 0xfff8b308
Loading segment from ROM address 0xfff8b2ec
code (compression=1)
New segment dstaddr 0x000df980 memsize 0x20680 srcaddr 0xfff8b324 filesize 0x110f5
Loading Segment: addr: 0x000df980 memsz: 0x0000000000020680 filesz: 0x00000000000110f5
using LZMA
Loading segment from ROM address 0xfff8b308
Entry Point 0x000fd26a
BS: BS_PAYLOAD_LOAD run times (exec / console): 38 / 52 ms
ICH-NM10-PCH: watchdog disabled
Jumping to boot code at 0x000fd26a(0x7f76a000)
SeaBIOS (version rel-1.14.0-0-g155821a)
BUILD: gcc: (coreboot toolchain v2021-05-22_b2b5781bb4) 8.3.0 binutils: (GNU Binutils) 2.35.1
Found coreboot cbmem console @ 7f7ce000
Found mainboard ASROCK G41M-VS3 R2.0
Relocating init from 0x000e10a0 to 0x7f6f7c20 (size 54080)
Found CBFS header at 0xfff1022c
multiboot: eax=7f7b361c, ebx=7f7b35e4
Found 19 PCI devices (max PCI bus is 04)
Copying SMBIOS entry point from 0x7f745000 to 0x000f6280
Copying ACPI RSDP from 0x7f746000 to 0x000f6250
table(50434146)=0x7f7480a0 (via xsdt)
Using pmtimer, ioport 0x508
Scan for VGA option rom
Running option rom at c000:0003
pmm call arg1=0
Turning on vga text mode console
SeaBIOS (version rel-1.14.0-0-g155821a)
EHCI init on dev 00:1d.7 (regs=0x84704020)
UHCI init on dev 00:1d.0 (io=3000)
UHCI init on dev 00:1d.1 (io=3020)
UHCI init on dev 00:1d.2 (io=3040)
UHCI init on dev 00:1d.3 (io=3060)
ATA controller 1 at 1f0/3f4/0 (irq 14 dev f9)
ATA controller 2 at 170/374/0 (irq 15 dev f9)
ATA controller 3 at 30b8/30d0/0 (irq 0 dev fa)
ATA controller 4 at 30c0/30d4/0 (irq 0 dev fa)
Searching bootorder for: HALT
Found 1 lpt ports
Found 1 serial ports
PS2 keyboard initialized
ata3-0: ST3250318AS ATA-8 Hard-Disk (232 GiBytes)
Searching bootorder for: /pci@i0cf8/*@1f,2/drive@1/disk@0
Searching bios-geometry for: /pci@i0cf8/*@1f,2/drive@1/disk@0
ata2-0: WDC WD2500AAJS-75M0A0 ATA-8 Hard-Disk (232 GiBytes)
Searching bootorder for: /pci@i0cf8/*@1f,2/drive@0/disk@0
Searching bios-geometry for: /pci@i0cf8/*@1f,2/drive@0/disk@0
All threads complete.
Scan for option roms

Press ESC for boot menu.

Searching bootorder for: HALT
drive 0x000f6170: PCHS=16383/16/63 translation=lba LCHS=1024/255/63 s=488281250
drive 0x000f61a0: PCHS=16383/16/63 translation=lba LCHS=1024/255/63 s=488397168
Space available for UMB: c7000-ed800, f5aa0-f6170
Returned 262144 bytes of ZoneHigh
e820 map has 8 items:
0: 0000000000000000 - 000000000009fc00 = 1 RAM
1: 000000000009fc00 - 00000000000a0000 = 2 RESERVED
2: 00000000000f0000 - 0000000000100000 = 2 RESERVED
3: 0000000000100000 - 000000007f745000 = 1 RAM
4: 000000007f745000 - 0000000084000000 = 2 RESERVED
5: 00000000e0000000 - 00000000f0000000 = 2 RESERVED
6: 00000000fed10000 - 0000000100000000 = 2 RESERVED
7: 0000000100000000 - 000000017c000000 = 1 RAM
enter handle_19:
NULL
Booting from Hard Disk...
Booting from 0000:7c00

(7-7/7)